Contents
1 Introduction .......................................................... 1
2 Why Use SPI? ...................................................... 1
3 Speed Advantages .................................................. 2
4 The SPI Bus ......................................................... 2
5 System Hookup ...................................................... 3
6 Standalone SPI F-RAM Products ................................. 4
7 READ/WRITE Transactions ....................................... 5
  7.1 Memory Reads .................................................. 5
  7.2 Memory Writes .................................................. 5
  7.3 Status Register Write .......................................... 6
  7.4 Status Register Read ........................................... 6
8 SPI F-RAM Addressing ............................................. 6
9 Placing a Higher-Density F-RAM Device in a Low-Density Socket .............................................. 7
10 Clocking Modes .................................................... 8
11 Half-Duplex Operation ........................................... 8
12 Write Protection ................................................... 9
13 Power Cycling .................................................... 10
14 Summary .......................................................... 10
15 Related Application Notes ....................................... 10
A Pseudo Code Examples (1-Byte Address, 4-Kbit Devices) .................................................. 11
B Pseudo Code Examples (2-Byte Address, 16-Kbit Through 512-Kbit Devices) ......................... 12
C Pseudo Code Examples (3-Byte Address, 1-Mbit Through 4-Mbit Devices) ............................ 13
Document History .................................................... 14
Worldwide Sales and Design Support ......................... 15

1 Introduction

The FM25xxx F-RAM product family employs an industry-standard 4-wire SPI interface. They are high-speed (up to 40 MHz), low-power, nonvolatile memory devices. SPI F-RAM densities start from 4 Kbit and extend up to 4 Mbit. This application note reviews the functional and timing aspects of these devices.

2 Why Use SPI?

The Serial Peripheral Interface (SPI) is a serial bus created by Motorola (now Freescale) and is provided as a dedicated interface on their MCUs and those from other semiconductor suppliers, such as Cypress, TI, Atmel, Microchip, Analog Devices, and more. SPI ports are also offered in DSPs, network processors, FPGAs, etc. For microcontroller-based systems that require high serial data rates, the SPI interface is an ideal choice. Serial data throughput correlates to the serial clock speed (SCK signal in Figure 1); most Cypress serial F-RAMs can be clocked at up to 40 MHz. Some microcontrollers do not have a dedicated SPI port, so the use of bit-banging provides a means to use GPIO pins for SPI operation. This method involves the software which controls or “bangs away” at the I/O port. Figure 1 shows the basic SPI interface.

![Figure 1. Basic SPI Interface](image)

Controller with SPI Port

- CS
- SCK
- SI
- SO

SPI F-RAM
3 Speed Advantages

F-RAM memory technology enables large data blocks to be written much faster than EEPROM or flash equivalents. Unlike EEPROM or flash, F-RAM devices do not use a page buffer. F-RAM writes each data byte immediately following the eighth bit in each byte received. The combination of no-write delays and high clock speed makes the F-RAM a compelling choice for any application that needs to write a lot of data quickly. Designers have complete freedom over how many bytes to write to the SPI F-RAM. When a byte or two is written in random locations in an F-RAM, the write cycle time is approximately 1 µs, whereas an EEPROM or flash imposes its 5 ms to 10 ms write cycle. In addition, designers do not have to worry about page buffer sizes that change when the system grows to the next memory density.

Figure 2 provides a chart that compares the time required to write a 256-Kbit array in F-RAM and EEPROM. Even for an EEPROM with a 64-byte page buffer, the F-RAM device is orders of magnitude faster at the same clock rate. This is especially significant on a production line where there is a limited time to program any application that needs to write a lot of data quickly. Each op code is an 8-bit command that instructs the memory or Status Register to perform some operation. There can be only one opcode transmitted for each active CS cycle. Table 1 describes all the opcodes:

![Figure 2. Write Time to Fill a 256-Kbit SPI Memory Array](chart.png)

Note that the time taken to write a 256-Kbit EEPROM memory is not significantly improved by increasing the clock frequency from 5 MHz to 20 MHz. The long write delay needed for each page-write dominates. For a 20-MHz F-RAM memory, the entire 32-Kbyte array can be written in just 13 ms, which is a small value and does not appear in the chart provided in Figure 2.

4 The SPI Bus

The SPI interface consists of four pins as shown in Figure 1. All transactions occur with CS LOW while address, control, and data are serially clocked into the device in byte-size blocks. Address, control, and data-in are clocked in on the SI pin, and data-out is clocked out on the SO pin.

Op codes provide control over the device. Read and write transactions follow the sequence: opcode, address, and data. Two other transactions that do not involve a data transfer are used to set/clear the Write Enable Latch (WEL) bit in the Status Register (The Status Register is shown in Table 4 and covered in detail later in this document) For EEPROM and flash-based SPI memories, the Status Register also holds an important bit called RDY It is the ready flag that tells the SPI controller if a write cycle has completed or not. EEPROMs and flash memories typically require 5 ms to 10 ms of delay before the device can be accessed after a write. With F-RAM there are no delays, no waiting for the internal write to complete, and therefore the RDY bit is always logic ‘0’ (The F-RAM Status Register includes this RDY = 0 bit so that controllers having firmware that works with the slower EEPROM and Flash memories can quickly adapt to the faster F-RAM product.). In other words, controllers can read and write to F-RAM memory at true RAM speeds.

There are mainly six opcodes that control SPI F-RAM devices. A few of the SPI F-RAM devices add extra opcodes for the Fast Read, Sleep entry, Device ID, and Serial number read functions. Each opcode is an 8-bit command that instructs the memory or Status Register to perform some operation. There can be only one opcode transmitted for each active CS cycle. Table 1 describes all the opcodes:
## Table 1. Description of Opcodes

<table>
<thead>
<tr>
<th>Name</th>
<th>Op-Code</th>
<th>Address</th>
<th>Dummy Byte</th>
<th>Data</th>
<th>Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>WREN</td>
<td>0000_0110b</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Sets WEL</td>
</tr>
<tr>
<td>WRITE</td>
<td>0000_0010b</td>
<td>3-byte¹</td>
<td>-</td>
<td>Memory Data in</td>
<td>Writes data to F-RAM array if WEL=1. When CS goes HIGH, WEL is cleared.</td>
</tr>
<tr>
<td>READ</td>
<td>0000_0011b</td>
<td>3-byte¹</td>
<td>-</td>
<td>Memory Data out</td>
<td>Reads data from F-RAM array</td>
</tr>
<tr>
<td>WRDI</td>
<td>0000_0100b</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Clears WEL</td>
</tr>
<tr>
<td>RDSR</td>
<td>0000_0101b</td>
<td>-</td>
<td>-</td>
<td>Status Register data out</td>
<td>Read WPEN, BP(1:0), WEL bits</td>
</tr>
<tr>
<td>WRSR</td>
<td>0000_0001b</td>
<td>-</td>
<td>-</td>
<td>Status Register data in</td>
<td>Write WPEN and BP(1:0) bits</td>
</tr>
<tr>
<td>SLEEP²</td>
<td>1011_1001b</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Enter Sleep mode</td>
</tr>
<tr>
<td>FSTRD³</td>
<td>0000_1011b</td>
<td>3-byte¹</td>
<td>1-byte</td>
<td>Memory Data out</td>
<td>Reads data from F-RAM array at 40 MHz</td>
</tr>
<tr>
<td>RDID</td>
<td>1001_1111b</td>
<td>-</td>
<td>-</td>
<td>9-byte Device ID data out</td>
<td>Reads 9-byte device id</td>
</tr>
<tr>
<td>SNR³</td>
<td>1100_0011b</td>
<td>-</td>
<td>-</td>
<td>8-byte Serial Number data out</td>
<td>Reads 8-byte serial number</td>
</tr>
</tbody>
</table>

### Notes
1. Some SPI devices may use 1-byte or 2-byte addressing depending on the density. Refer to Table 2.
2. For 4-Kbit devices, bit 3 of the Write and Read op-codes correspond to upper address bit (A8).
3. All SPI devices may not support this command.

## 5 System Hookup

Multiple devices may be used as long as the controller has extra pins to drive a chip-select to each F-RAM device. **Figure 3** shows the system configuration for two F-RAM devices interfaced to the standard SPI port of a microcontroller.

![Figure 3. System Configuration for Two F-RAM Devices](image)

For a microcontroller that has no dedicated SPI bus, a general purpose port may be used as shown in **Figure 4**. A bit-banging code drives this interface.
6 Standalone SPI F-RAM Products

The following table summarizes the basic characteristics of the standalone SPI F-RAM products.

Table 2. SPI F-RAM Product Lineup

<table>
<thead>
<tr>
<th></th>
<th>3V</th>
<th>5V</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Density</strong></td>
<td>4 Kbit</td>
<td>4 Kbit</td>
</tr>
<tr>
<td><strong>Organized Internally</strong></td>
<td>512 x 8</td>
<td>2K x 8</td>
</tr>
<tr>
<td><strong>Number of address bits</strong></td>
<td>9</td>
<td>11</td>
</tr>
<tr>
<td><strong>Number of address bytes</strong></td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td><strong>Operating Voltage</strong></td>
<td>2.7-3.6 V</td>
<td>2.7-3.6 V</td>
</tr>
<tr>
<td><strong>Max. Clock Freq.</strong></td>
<td>20 MHz</td>
<td>20 MHz</td>
</tr>
<tr>
<td><strong>Supported Clock Modes</strong></td>
<td>0, 3</td>
<td>0, 3</td>
</tr>
<tr>
<td><strong>Sleep Mode</strong></td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td><strong>Unique S/N</strong></td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td><strong>Device ID</strong></td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td><strong>Package</strong></td>
<td>SOIC8 DFN8 (4x4.5)</td>
<td>SOIC8 DFN8 (4x4.5)</td>
</tr>
</tbody>
</table>

Note:
1. 5 x 6 mm DFN8 conform to SOIC8 footprint.
# 7 READ/WRITE Transactions

The SPI interface is synchronous to a clock that is driven by the controller. All the F-RAM SPI devices will register data input on the rising edge of SCK and drive the data back to the controller on the falling edge of SCK. To comply with this timing, controllers generally drive signals to the memory on the falling edge of SCK so that the signals have time to propagate and satisfy the setup timing specifications of the memory device.

## 7.1 Memory Reads

*Format: READ opcode, MSB Address, LSB Address, Data-out, (Data-out, Data-out ...)*

During a Read cycle, the controller issues a READ opcode and address. Data comes out on the SO pin: for example, data-out(0), data-out(1), data-out(2), and so on. The CS pin must remain LOW throughout the cycle. When CS is deasserted HIGH, data output stops and SO goes to a HI-Z state. The clocked-in address is the starting address of the first data byte. Subsequent data bytes may be accessed simply by keeping CS LOW while clocking-out data byte after data byte, each byte being read from an address incremented by the SPI F-RAM device.

Figure 5 shows a two-byte address, which is used for 16 Kbit through 512 Kbit densities.

![Figure 5. Read SPI Timing](image)

## 7.2 Memory Writes

*Format: WREN opcode, WRITE opcode, MSB Address, LSB Address, Data-in, (Data-in, Data-in, ...)*

A write cycle requires the controller to issue two opcodes, WREN and WRITE, in the following sequence. Each opcode must be bounded by CS LOW. The WREN opcode is followed by the WRITE opcode, address, and data; for example, Data-in(0), Data-in(1), Data-in(2), and so on. The clocked-in address is the starting address of the first data byte. Subsequent data bytes may be written by keeping CS LOW while clocking-in data byte after data byte, each byte being written to an address incremented by the SPI F-RAM device. Each data byte is written to the F-RAM array on the eighth clock edge of that byte. There are no page buffers or write delays.

Note that the WEL bit in the Status Register is internally set and cleared by the SPI F-RAM device. It is set after clocking-in the WREN opcode and is cleared on the rising edge of CS at the end of a write operation. Reading the Status Register (RDSR opcode) between the WREN and WRITE opcodes will not clear the WEL bit. Some users read the Status Register immediately following the WREN to check that the WEL bit is set. However, reading the WEL bit is not necessary to complete the write operation.

Figure 6 shows a complete single-byte write transaction. This shows a two-byte address, which is used for 16 Kbit through 512 Kbit densities.

![Figure 6. Write SPI Timing](image)
7.3 Status Register Write

Format: WREN opcode, WRSR opcode, Data-in

Status register contains the WP enable (WPEN) bit and the block protect (BP1, BP0) bits as shown here:

<table>
<thead>
<tr>
<th>Status Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
<tr>
<td>WPEN</td>
</tr>
</tbody>
</table>

Writing the Status Register allows the user to write-protect memory blocks and enable the WP pin. There are two block-protect bits, BP1 and BP0. They provide upper quarter, upper half, or entire array protection against writes. The BP0, BP1, and WPEN bits are highlighted yellow to indicate that they are nonvolatile, retaining their written values through power cycling events. WPEN enables or disables the external WP pin. Software may be used to override the WP pin from system tampering. WEL is a read-only bit that simply tells the user if the Write Enable Latch has been set, which allows writes to either the Status Register or the memory.

A complete status register write transaction is shown in Figure 7.

Figure 7. Write Status Register Timing

--------

7.4 Status Register Read

Format: RDSR opcode, Data-out

Reading the Status Register allows the user to view the state of the WPEN bit, the BP (1:0) write-protect bits, and the WEL bit. A complete status register read transaction is shown in Figure 8.

Figure 8. Read Status Register Timing

--------

8 SPI F-RAM Addressing

Standalone SPI F-RAM devices require a 1-byte, 2-byte, or 3-byte address, depending on the density. Following the opcode, a starting address is shifted in MSB first. Immediately following the least significant address byte (LSB), data-in is expected from the master for writes and data-out is driven by the memory for reads. As long as SCK continues to toggle, the internal address is automatically incremented and data-in/data-out continues until CS is deasserted.

Note: 4-Kbit devices require only one byte of address.

Figure 9 shows the addressing for the different densities of SPI F-RAM devices.
9 Placing a Higher-Density F-RAM Device in a Low-Density Socket

If a particular device is not available and the board or system is designed for a lower density F-RAM device, it is possible to substitute with a higher density device. For example, a system that is designed to use a 16-Kbit device can also use a 64 Kbit, 128 Kbit, 256 Kbit, or 512 Kbit device. Figure 9 shows that these devices use a common 2-byte address for read and write operations. The devices within these densities are identical in terms of pinout, package (SOIC), and read/write functionality, assuming that the specified operating voltage and timing requirements are met. There are two potential issues that may be a problem: the system uses the address wrap feature in the device, or the system uses the block protect feature. A 16-Kbit device wraps at 0x800, a 64-Kbit device wraps at 0x2000, a 128-Kbit device address wraps at 0x4000, and so on. The block-protect boundaries are spaced at twice the address when comparing device densities that are 2x from each other.

For example, Figure 10 and Figure 11 show the differences in the serial address streams between 16-Kbit and 128-Kbit devices.

When the 16-Kbit and 128-Kbit device address requirements shown in Figure 9 are compared, it is clear that the three additional address bit locations (A13, A12, and A11 circled in RED as shown in Figure 11) are used on a 128-Kbit device. As long as the controller drives these three address bits consistently for both reads and writes, a higher-density device will work in a system designed for a lower-density part. A 1-Mbit density (or higher) device uses a 3-byte address and cannot be used as a replacement part in a system that is designed for lower densities. For example, a system that issues a 2-byte address will not work properly if a 3-byte address memory is used. Refer to Table 2 for information about the number of address bytes by density.

Figure 10. FM25L16B Write Cycle (WREN not shown)
10 Clocking Modes

The FM25xxx device families support two of the four SPI standard clocking modes: Mode 0 and Mode 3. Note that independent of the mode, all F-RAM parts clock data into the device on the rising SCK edge and clock data out on the falling edge of SCK. The difference between Modes 0 and 3 is simply whether SCK starts LOW or HIGH when CS is asserted LOW. The different SPI Modes are listed in Table 3.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Mode 0</th>
<th>Mode 1</th>
<th>Mode 2</th>
<th>Mode 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCK Starts …</td>
<td>LOW</td>
<td>LOW</td>
<td>HIGH</td>
<td>HIGH</td>
</tr>
<tr>
<td>SI Data-In Latched on …</td>
<td>↑</td>
<td>↓</td>
<td>↓</td>
<td>↑</td>
</tr>
<tr>
<td>SO Data-Out Driven from …</td>
<td>↓</td>
<td>↑</td>
<td>↑</td>
<td>↓</td>
</tr>
</tbody>
</table>

11 Half-Duplex Operation

To reduce the pin count on an SPI interface, the data lines can be tied together to create a common data I/O line. This 3-wire interface is SPI’s minimum pin count configuration as shown in Figure 12. The controller must now ensure that the SIO line is hi-Z during read cycles. Otherwise, bus contention will occur. A secondary issue is that because the data bus is now half-duplex, this potentially reduces the data bandwidth.

Figure 12. True 3-Wire SPI Interface

Regardless of the timing mode (0 or 3), all SPI F-RAMs latch data-in on the rising edge of SCK and drive data-out on the falling edge of the SCK. An SPI read transaction is shown in Figure 13.
12 Write Protection

SPI F-RAM devices can be write-protected using the WP hardware pin or by programming the Status Register bits. The Status Register itself may be protected in addition to the F-RAM memory array. The Status Register contains nonvolatile block-protect bits BP (1:0) to disable writes to portions of the memory array. BP0, BP1, and WPEN bits are highlighted yellow in Table 5 to indicate that they are nonvolatile and the settings will survive power cycling. WPEN enables the WP hardware pin. Bit location 0 is reserved as a RDY bit for compatibility with EEPROM and serial Flash. This bit is used in these devices so that the user can determine whether or not the memory is ready for another command by reading the Status Register. The RDY bit is internally hardwired LOW in all SPI F-RAM devices because the chip is always ready (zero delay) after a write cycle.

Table 4: Status Register and Block Protect Settings

<table>
<thead>
<tr>
<th></th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>WPEN</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>BP1</td>
<td>BP0</td>
<td>WEL</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

A write-protection table is provided in Table 5, which covers all the cases for write-protecting the Status Register and the F-RAM array. When WEL = 0, all the writes to the F-RAM array and status register are blocked.

Table 5. Write Protection

<table>
<thead>
<tr>
<th>WEL</th>
<th>WPEN</th>
<th>WP</th>
<th>Protected Blocks</th>
<th>Unprotected Blocks</th>
<th>Status Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X</td>
<td>X</td>
<td>Protected</td>
<td>Protected</td>
<td>Protected</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Protected</td>
<td>Unprotected</td>
<td>Unprotected</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Protected</td>
<td>Unprotected</td>
<td>Protected</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Protected</td>
<td>Unprotected</td>
<td>Unprotected</td>
</tr>
</tbody>
</table>

- F-RAM array is protected by BP bit(s) HIGH, even if WPEN = 0 and WP pin = 1
- F-RAM array is not protected when BP bit(s) LOW, even if WPEN = 1 and WP pin = 0
- Status Register is protected only when WPEN = 1 and WP pin = 0

Note: FM25040B and FM25L04B do not have a WPEN bit. All writes (memory array and status register) are blocked when WP pin = 0.
13 Power Cycling

An F-RAM device is a high-speed nonvolatile memory and power glitches occurring during either a read or write sequence may incorrectly overwrite (corrupt) array data. For example, the device can inadvertently write data at mid-level power supply levels when chip-select is active (LOW). The SPI F-RAM datasheets specify (recommend) that the device is powered down with chip-select inactive (HIGH).

SPI F-RAM devices have no power management circuits other than a simple internal power-on reset circuit. Ensure that $V_{DD}$ is within the datasheet tolerances to prevent incorrect operation. It is recommended that the $V_{DD}$ power supply voltage ramp up and ramp down in a well-controlled manner. Switch-mode power supplies are notorious for uncontrolled outputs as they power-up or power-down.

The system designer should be aware of chip-enable and $V_{DD}$ states during power cycles. For more details on data protection, refer to “AN302 - F-RAM SPI Read & Write Internal Operation and Data Protection”.

14 Summary

The application note covers the functional features, timing, and example code for different F-RAM SPI parts.

15 Related Application Notes

You can refer to the following application notes for better understanding of the SPI F-RAM devices.

- AN302 - F-RAM SPI Read & Write Internal Operation and Data Protection
- AN408 - A Design Guide to SPI F-RAM Processor Companion - FM33256B
A  Pseudo Code Examples (1-Byte Address, 4-Kbit Devices)

For code example project, refer to CE204087 - Interfacing SPI nvRAM with PSoC® 3/5

```c
#define WREN 0x06
#define WRITE 0x02 // Write opcode to access lower half of memory
#define WRITE 0x0A // Write opcode to access upper half of memory
#define READ 0x03 // Read opcode to access lower half of memory
#define READ 0x0B // Read opcode to access upper half of memory
#define RDSR 0x05
#define WRSR 0x01
#define WRDI 0x04

In every case below, the parentheses designate the CS pin going LOW ("and HIGH ").

/****** Memory Write (single byte to location 0130h) *******/
WREN (0x06)  // Sets WEL bit. WREN must precede WRITE opcode.
WRITE (0x0A, // 0x02 is WRITE opcode and A8 bit set
0x30,     // starting address
0x55)    // 0x55 is data written to location 0130h

/****** Memory Write (multiple bytes to starting location 01FCh) *******/
WREN (0x06)  // Sets WEL bit. WREN must precede WRITE opcode.
WRITE (0x0A, // 0x02 is WRITE opcode and A8 bit set
0xFC,     // starting address
0x55,     // 0x55 is data written to location 01FCh
0xAA,     // 0xAA is data written to location 01FDh
0x55,     // 0x55 is data written to location 01FEh
0xAA)     // 0xAA is data written to location 01FFh

/****** Memory Read (single byte from location 01D3h) *******/
READ (0x0B, // 0x03 is READ opcode
0xD3,     // starting address
0xAA)    // 0xAA is data read from location 01D3h

/****** Memory Read (multiple bytes from starting location 01FCh) *******/
READ (0x0B, // 0x03 is READ opcode
0xFC,     // starting address
0x55,     // 0x55 is data read from location 01FCh
0xAA,     // 0xAA is data read from location 01FDh
0x55,     // 0x55 is data read from location 01FEh
0xAA)    // 0xAA is data read from location 01FFh

/****** Write Status Register (write protect upper half of memory) *******/
WREN (0x06)  // Sets WEL bit. WREN must precede WRSR opcode.
WRSR (0x01, // 0x01 is WRSR opcode
0xF8)      // 0xF8 sets the BP1 bit which protects the upper
          // half of the memory array. The upper nibble
          // set to "F" attempts to write the upper bits
          // to 1.

/****** Read Status Register *******/
RDSR (0x05, // 0x05 is RDSR opcode
0x08)     // 0x08 tells us that the BP1 bit is set and that
          // the upper half of the memory array is protected.
          // The upper nibble returns "0" since they are
          // hardwired low.
```

NOTE: Text in **BLUE** indicates data being sent by the controller. Text in **RED** indicates data being received by the controller.
B Pseudo Code Examples (2-Byte Address, 16-Kbit Through 512-Kbit Devices)

For code example project, refer to CE204087 - Interfacing SPI nvRAM with PSoC® 3/5

#define WREN 0x06
#define WRITE 0x02
#define READ 0x03
#define RDSR 0x05
#define WRSR 0x01
#define WRDI 0x04

In every case below, the parentheses designate the CS pin going LOW (“ and HIGH ”).

/****** Memory Write (single byte to location 0F30h) *******/
#define WREN 0x06 // Sets WEL bit. WREN must precede WRITE opcode.
WRITE (0x02, // 0x02 is WRITE opcode
0x0F, // starting address MSB
0x30, // starting address LSB
0x55) // 0x55 is data written to location 0F30h

/****** Memory Write (multiple bytes to starting location 07FC) *******/
#define WREN 0x06 // Sets WEL bit. WREN must precede WRITE opcode.
WRITE (0x02, // 0x02 is WRITE opcode
0x07, // starting address MSB
0xFC, // starting address LSB
0x55, // 0x55 is data written to location 07FCh
0xAA, // 0xAA is data written to location 07FDh
0x55, // 0x55 is data written to location 07FEh
0xAA) // 0xAA is data written to location 07FFh

/****** Memory Read (single byte from location 0F31h) *******/
#define READ (0x03, // 0x03 is READ opcode
0x0F, // starting address MSB
0x31, // starting address LSB
0xAA) // 0xAA is data read from location 0F31h

/****** Memory Read (multiple bytes from starting location 07FCh) *******/
#define READ (0x03, // 0x03 is READ opcode
0x07, // starting address MSB
0xFC, // starting address LSB
0x55, // 0x55 is data read from location 07FCh
0xAA, // 0xAA is data read from location 07FDh
0x55, // 0x55 is data read from location 07FEh
0xAA) // 0xAA is data read from location 07FFh

/****** Write Status Register (write protect upper half of memory) *******/
#define WREN (0x06) // Sets WEL bit. WREN must precede WRSR opcode.
WRSR (0x01, // 0x01 is WRSR opcode
0x08) // 0x08 sets the BP1 bit which protects the upper
// half of the memory array.

/****** Read Status Register *******/
RDSR (0x05, // 0x05 is RDSR opcode
0x88) // 0x88 tells us that the BP1 bit is set and that
// the upper half of the memory array is protected.
// The WPEN bit is also set which works with
// the WP pin to protect the Status Register.

NOTE: Text in BLUE indicates data being sent by the controller. Text in RED indicates data being received by the controller.
C Pseudo Code Examples (3-Byte Address, 1-Mbit Through 4-Mbit Devices)

For code example project, refer to CE204087 - Interfacing SPI nvRAM with PSoC® 3/5

#define WREN 0x06
#define WRITE 0x02
#define READ 0x03
#define RDSR 0x05
#define WRSR 0x01
#define WRDI 0x04

In every case below, the parentheses designate the CS pin going LOW(““ and HIGH””).

/****** Memory Write (single byte to location 1BF30h) ******/
WREN (0x06) // Sets WEL bit. WREN must precede WRITE opcode.
WRITE (0x02, // 0x02 is WRITE opcode
0x01, // starting address MSB
0xBF, // starting address 2nd byte
0x30, // starting address LSB
0x55) // 0x55 is data written to location 1BF30h

/****** Memory Write (multiple bytes to starting location 1B7FC) ******/
WREN (0x06) // Sets WEL bit. WREN must precede WRITE opcode.
WRITE (0x02, // 0x02 is WRITE opcode
0x01, // starting address MSB
0xB7, // starting address 2nd byte
0xFC, // starting address LSB
0x55, // 0x55 is data written to location 1B7FCh
0xAA, // 0xAA is data written to location 1B7FDh
0x55, // 0x55 is data written to location 1B7FEh
0xAA) // 0xAA is data written to location 1B7FFh

/****** Memory Read (single byte from location 1BF31h) ******/
READ (0x03, // 0x03 is READ opcode
0x01, // starting address MSB
0xBF, // starting address 2nd byte
0x31, // starting address LSB
0xAA) // 0xAA is data read from location 1BF31h

/****** Memory Read (multiple bytes from starting location 1B7FCh) ******/
READ (0x03, // 0x03 is READ opcode
0x01, // starting address MSB
0xB7, // starting address 2nd byte
0xFC, // starting address LSB
0x55, // 0x55 is data read from location 1B7FCh
0xAA, // 0xAA is data read from location 1B7FDh
0x55, // 0x55 is data read from location 1B7FEh
0xAA) // 0xAA is data read from location 1B7FFh

/****** Write Status Register (write protect upper half of memory) ******/
WREN (0x06) // Sets WEL bit. WREN must precede WRSR opcode.
WRSR (0x01, // 0x01 is WRSR opcode
0x08) // 0x08 sets the BP1 bit which protects the upper
// half of the memory array.

/****** Read Status Register ******/
RDSR (0x05, // 0x05 is RDSR opcode
0x88) // 0x88 tells us that the BP1 bit is set and that
// the upper half of the memory array is protected.
// The WPEN bit is also set which works with
// the WP pin to protect the Status Register.

NOTE: Text in BLUE indicates data being sent by the controller. Text in RED indicates data being received by the controller.
Document History

Document Title: AN304 - SPI Guide for F-RAM™
Document Number: 001-87196

<table>
<thead>
<tr>
<th>Revision</th>
<th>ECN</th>
<th>Orig. of Change</th>
<th>Submission Date</th>
<th>Description of Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>**</td>
<td>4039506</td>
<td>MEDU</td>
<td>06/25/2013</td>
<td>New Spec.</td>
</tr>
<tr>
<td>*A</td>
<td>4557729</td>
<td>MEDU</td>
<td>10/31/2014</td>
<td>Added PSoC 3-based User Module project</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Updated Table 1 with all opcodes</td>
</tr>
<tr>
<td>*B</td>
<td>4573028</td>
<td>MEDU</td>
<td>11/18/2014</td>
<td>Added the associated project.</td>
</tr>
<tr>
<td>*C</td>
<td>4581444</td>
<td>MEDU</td>
<td>11/27/2014</td>
<td>Updated for 4-Mbit device</td>
</tr>
<tr>
<td>*D</td>
<td>5293268</td>
<td>MEDU</td>
<td>06/02/2016</td>
<td>Added a reference to code example CE204087</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Updated template</td>
</tr>
<tr>
<td>*E</td>
<td>5702254</td>
<td>AESATMP8</td>
<td>04/26/2017</td>
<td>Updated logo and Copyright.</td>
</tr>
</tbody>
</table>
Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

Products

<table>
<thead>
<tr>
<th>Category</th>
<th>Website</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARM® Cortex® Microcontrollers</td>
<td>cypress.com/arm</td>
</tr>
<tr>
<td>Automotive</td>
<td>cypress.com/automotive</td>
</tr>
<tr>
<td>Clocks &amp; Buffers</td>
<td>cypress.com/clocks</td>
</tr>
<tr>
<td>Interface</td>
<td>cypress.com/interface</td>
</tr>
<tr>
<td>Internet of Things</td>
<td>cypress.com/iot</td>
</tr>
<tr>
<td>Memory</td>
<td>cypress.com/memory</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>cypress.com/mcu</td>
</tr>
<tr>
<td>PSoC</td>
<td>cypress.com/psoc</td>
</tr>
<tr>
<td>Power Management ICs</td>
<td>cypress.com/pmic</td>
</tr>
<tr>
<td>Touch Sensing</td>
<td>cypress.com/touch</td>
</tr>
<tr>
<td>USB Controllers</td>
<td>cypress.com/usb</td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td>cypress.com/wireless</td>
</tr>
</tbody>
</table>

PSoC® Solutions

<table>
<thead>
<tr>
<th>Edition</th>
</tr>
</thead>
<tbody>
<tr>
<td>PSoC 1</td>
</tr>
<tr>
<td>PSoC 3</td>
</tr>
<tr>
<td>PSoC 4</td>
</tr>
<tr>
<td>PSoC 5LP</td>
</tr>
<tr>
<td>PSoC 6</td>
</tr>
</tbody>
</table>

Cypress Developer Community

Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

Technical Support

cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.

© Cypress Semiconductor Corporation, 2013-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress’s patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.