AN225948

CYW20819 / CYW20820 Hardware Design Guidelines

Author: Michael Liu
Associated Part Family: CYW20819 / CYW20820

This document provides hardware guidance on how to design with CYW208xx (CYW20819 and CYW20820). It is intended for hardware engineers creating PCB layout designs with CYW208xx.

Contents

1 Introduction.....................................................................................................................1
2 Cypress Resources and Related Documents...............................................................1
3 Basic Layout Guidelines ............................................................................................1
4 Component Placement ...............................................................................................2
4.1 PAVDD Supply for CYW20719 and CYW20720 .................................................2
4.2 Bypass Capacitor Placement ..................................................................................3
4.3 Antenna Placement..................................................................................................4
4.4 Bandpass Filter .......................................................................................................5
4.5 Power Inductor Placement .....................................................................................6
4.6 Crystal Placement ..................................................................................................7
5 PCB Layers and Routing .........................................................................................8
5.1 Ground Vias ...........................................................................................................8
5.2 Layer 1: Components, Signal Fanout, and RF Trace .........................................8
5.3 Layer 2: Solid Ground Plane ...............................................................................9
5.4 Layer 3: Power Traces .........................................................................................10
5.5 Layer 4: Power Traces and Non-Critical Signals ............................................11
5.6 Unavoidable Power Trace Crossing on Adjacent Layers ................................12
Worldwide Sales and Design Support .......................................................................14

1 Introduction

This document provides basic guidelines on layout for the CYW208xx. This document is divided into the following sections.

- Basic layout guidelines which include the board stackup and the impedance control requirements
- Component placements and recommended parts for the critical components
- Routing guidelines and the recommended trace width for various power traces

2 Cypress Resources and Related Documents

Cypress provides a wealth of data at www.cypress.com to help you to select the right device, and quickly and effectively integrate the device into your design.

The following is an abbreviated list of resources related to this application note:

- Datasheets: CYW20819 and CYW20820 datasheet
- Antenna Design and RF Layout Guidelines

3 Basic Layout Guidelines

Most Bluetooth devices use four-layer boards to minimize thickness. Components are placed on the top layer; the top layer will also have the signal fan out from the CYW208xx chip. The second layer is a solid ground fill, power traces are routed on the third layer, and lastly the digital signals as well as additional power traces that couldn’t be routed on the third layer can be routed on the bottom layer.

For RF traces, use a 50-ohm transmission line to minimize mismatch losses and reflections, and therefore maximize the power transferred to the load.
There are two types of transmission lines: microstrip and stripline. The reference design uses the microstrip design. Transmission lines require a proper geometry. Some parameters are highly dependent on the dielectric material – trace width, vertical distance to ground plane, and a solid ground plane as the reference. Different height and width solutions perform differently.

For the microstrip layer and its reference ground layer selections, two things should be considered:

1. Thinner traces have higher insertion loss – PCB fabrication requires adequate trace width for reliability and repeatability. Heights between the microstrip and ground should be maintained per the stack up shown in Figure 1 to maintain 50-ohm impedance control.

2. For microstrip lines, avoid sharp corners; use a smooth radius to change directions. The coplanar ground follows the contour of these traces with a clearance of two to three-line widths (2 W to 3 W). Connect the outer layer to the reference ground plane using vias so that they surround the microstrip trace.

The microstrip used in this reference design is on Layer 1 with a trace width of 12.5 mils. The reference ground is Layer 2.

This reference design uses a four-layer PCB with a stackup as shown in Figure 1:

- Layer 1: components and main signal layer
- Layer 2: solid ground layer
- Layer 3: power signal layer
- Layer 4: digital signal layer. Additional power signals that could not be routed on Layer 3 can be routed here as well. However, ensure that they do not overlap any of the power signals on Layer 3.

Figure 1. Typical Board Stackup Used for CYW208xx

STACK-UP (DIMENSIONS IN INCHES)

4 Component Placement

As a rule, follow the receive signal flow from the antenna to the antenna matching and filter circuits, then to the low-noise amplifier (LNA) chip input. Keep Radio Front end (RF), power management unit (PMU), and baseband (BB) decoupling capacitors next to the CYW208xx pin pads.

4.1 PAVDD Supply for CYW20719 and CYW20720

- For CYW20819, PAVDD must be connected to RFLDO_OUT (1.2V).
- For CYW20820, PAVDD must be connected to PALDO_OUT (2.5V).

Figure 2. PAVDD supply configuration for CYW2819 and CYW20820.
4.2 Bypass Capacitor Placement

The schematic design below shows the PMU and the RF front end section. When making determinations about the part placements on the PCB, the following requirements must be met:

- VBAT inputs, which consist of PMU_AVDD (Pin G3) and SR_PVDD (Pin H3) must have a 10-µF (C4) capacitor placed as close to those pins as possible.
- L1 and C3 must be placed as close to SR_VLX (Pin H2) as possible.
- The bypass capacitor on RFLDO_DIGLDO_VDDIN (Pin E5) is optional and may be omitted if board space is limited.
- DIGLDO_VDDOUT (Pin G4) must have a 2.2-µF capacitor placed as close to the pin as possible.
- RFLDO_VDDOUT (pin H4) must have a 2.2-µF capacitor placed as close to the pin as possible.
- PAVDD (Pin H5) must have a 0.1-µF capacitor placed as close to the pin as possible.
- IFVDD (Pin F6) must have a 0.1-µF capacitor placed as close to the pin as possible.
- PLLVDD (Pin G8) must have a 0.1-µF capacitor placed as close to the pin as possible.
- VCOVDD (Pin H8) must have a 10pF capacitor placed as close to the pin as possible.
- For CYW20820 designs only, PALDO_VDDIN (Pin F5) must have a 0.1-µF capacitor placed as close to the pin as possible. PALDO_VDDOUT (Pin G5) must have a 2.2-µF capacitor placed as close to the pin as possible. These two capacitors can be omitted in CYW20819 designs.

In the baseband area, the following component placement must also be met:

- VDDO1 (Pin D1) and VDDO2 (Pin B8) must have a 0.1-µF for each pin, and they must be placed as close to the pin as possible.
- VDDC1 (Pin C8) and VDDC2 (Pin E1) must have a 0.1-µF for each pin, and they must be placed as close to the pin as possible.
4.3 Antenna Placement

Keep the antenna connection to the device as short as possible. Maintain a solid ground near the antenna and adequate ground clearance for the layers beneath the antenna.

In the reference design, the antenna is on the top layer on the left of the board next to the CYW208xx chip.

For more details on PCB antennas, see AN91445 - Antenna Design and RF Layout Guidelines. For the associated Gerber file, visit http://www.cypress.com/go/AN91445.

Figure 5. Antenna Placement and Microstrip Clearance
4.4 **Bandpass Filter**

Place a chip bandpass filter between the antenna matching components and the CYW208xx device to attenuate harmonics from CYW208xx. The chip band pass filter part used in the CYW208xx reference design is Murata; LFB182G45CL3D178. A microstrip is used for all connections of the bandpass filter.

Insertion loss and out-of-band attenuation performance depend on PCB component layouts and tolerances. Filter layout should follow general RF layout rules.

Figure 6. Band Pass Filter Placement
4.5 Power Inductor Placement

The power inductor must have good isolation; this is done by surrounding it with as much ground as possible. The power inductor should also be placed as close to CBUCK_OUT pins (SR_VLX, Pin H2) as possible. The inductor should be placed adjacent with the output capacitor (C3 in this design). The copper on the PCB top layer under this inductor should be cut out. See the “Recommended Component” section in the CYW208xx datasheet, and reference design files for the recommended component.

Figure 7. Power Inductor Isolation and Placement
4.6 Crystal Placement

Protect the crystal and related traces from noise sources and use a solid ground to separate the crystal from RF traces. The crystal ground plane should have direct vias to the reference ground plane.

The load capacitors placement as shown in Figure 8 is recommended, because this placement uses the least amount of PCB trace to connect the CYW208xx chip, the Crystals and the crystal load capacitors together which will minimize the parasitic capacitance.

Crystal specification and requirements can be found in the CYW208xx datasheet. See Cypress Resources and Related Documents.

For the crystal parts, Cypress recommend TXC 8Y24070015 for the 24-MHz main crystal, and TXC 9H03270073 for the 32.768-kHz crystal.

Figure 8. 24-MHz and 32.768-kHz Crystal Placements
5 PCB Layers and Routing

5.1 Ground Vias
Do not use long thin traces to connect components to ground vias; doing so adds inductance that can significantly alter circuit performance. Instead, place the vias directly on the Ground pads of the components. Do not use through hole vias on the pins of the CYW208xx chips; instead, use 1:2 laser vias to connect the ground pads directly to the main ground. Only use through hole vias in the open area to stitch the ground plane on all layers together. Make sure there are enough ground pins near the ground pad of the CBUCK output capacitor (C3 in this design).

5.2 Layer 1: Components, Signal Fanout, and RF Trace
All the passive components for the chip can be placed on the top layer. Signal fanout from the CYW208xx chip will also be done on the top layer.

The RF trace, shown as blue, must be well isolated and have solid ground plane along both sides of the trace.

Figure 9. Layout 1, Components and Signal Fanout
5.3 Layer 2: Solid Ground Plane

Fill the layer immediately below the layer where CYW208xx is located with solid ground plane for optimal ground return path.

Figure 10. Layer 2, Solid Ground Fill
5.4 **Layer 3: Power Traces**

- Route the main DC power supply line up the middle of the board like a spine, branching off left and right as needed.
- Avoid routing DC power in a loop.
- Consider the current flow when routing the power traces to the chip. For input power pins, make sure that the power trace goes through the decoupling capacitors before going into the power pin. For output power pins, make sure that the power trace goes to the decoupling capacitors immediately before going to the load.
- Protect the RF power supply from main power, noisy signals, and digital power by separating with ground fill.
- Ensure that adequate power trace width and vias are available (or present) to minimize parasitic impedance.
- Crossing or overlapping power traces on adjacent layers is not recommended. In the case where power traces crossing cannot be avoided, have them cross in a perpendicular manner to minimize the overlapping area of the power traces. (Refer to the example shown in Section 5.6)

- Recommended Trace width for the power signals are as follows:
  - CBUCK_OUT → Minimum 10 mils trace width
  - CBUCK_OUT to RFLDO_DIGLDO_VDDIN (pin E5) → Minimum 10 mils trace width
  - VDDIO → Minimum 10 mils trace width
  - VDDIO to VDDO (pin B8 and D1) → Minimum 8 mils trace width
  - DIGLDO_OUT (Pin G4) to VDDC (pin C8 and E1) → Minimum 8 mils trace width
  - VBAT to PMU_AVDD (pin G3)/SR_PVDD (Pin H3) → Minimum 10 mils trace width
  - RFLDO_VDDOUT (pin H4) to 1P2VRF → Minimum 8 mils trace width
  - VPA_BT to PALDO_VDDIN (pin F5) → Minimum 10 mils trace width
  - PALDO_VDDOUT (pin G5) to PAVDD (pin H5) → Minimum 8 mils trace width
  - 1P2VRF → Minimum 8 mils trace width
  - 1P2VRF to IFVDD (pin F6)/PLLVDD (pin G8) / VCOVDD (pin H8) → Minimum 8 mils trace width

![Figure 11. Power Supply Traces on Layer 3](image-url)
5.5 **Layer 4: Power Traces and Non-Critical Signals**

Use Layer 4 for all non-critical signal routing as well as additional power traces that could not be routed on Layer 3. Ensure that the power traces routed on Layer 4 do not cross with the power traces that are on Layer 3.

Figure 12. Layer 4 Power Traces and Non-Critical Signals
5.6 Unavoidable Power Trace Crossing on Adjacent Layers

If power traces crossing cannot be avoided, have them cross in a perpendicular manner to minimize the overlapping area of the power traces. An example of this is shown in Figure 13, where pink VPA_BT on layer 3 and the green CBUCK_OUT trace on Layer 4 are routed in a perpendicular manner.

Figure 13. Unavoidable Crossing Between VPA_BT Trace and CBUCK_OUT Trace

This is routed in a perpendicular crossing manner to reduce the overlapping area of power traces.
# Document History

Document Title: AN225948 - CYW20819 / CYW20820 Hardware Design Guidelines

Document Number: 002-25948

<table>
<thead>
<tr>
<th>Revision</th>
<th>ECN</th>
<th>Orig. of Change</th>
<th>Submission Date</th>
<th>Description of Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>**</td>
<td>**</td>
<td>MILI</td>
<td>12/18/2018</td>
<td>New Application Note.</td>
</tr>
<tr>
<td>*A</td>
<td>6600780</td>
<td>MILI</td>
<td>06/21/2019</td>
<td>Added PAVDD Supply for CYW20719 and CYW20720</td>
</tr>
</tbody>
</table>
Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

Products

- Arm® Cortex® Microcontrollers: cyress.com/arm
- Automotive: cyress.com/automotive
- Clocks & Buffers: cyress.com/clocks
- Interface: cyress.com/interface
- Internet of Things: cyress.com/iot
- Memory: cyress.com/memory
- Microcontrollers: cyress.com/mcu
- PSoC: cyress.com/psoc
- Power Management ICs: cyress.com/pm ic
- Touch Sensing: cyress.com/touch
- USB Controllers: cyress.com/usb
- Wireless Connectivity: cyress.com/wireless

PSoC® Solutions

- PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community

- Community
- Projects
- Videos
- Blogs
- Training
- Components

Technical Support

- cyress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.

© Cypress Semiconductor Corporation, 2018-2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries (“Cypress”). This document, including any software or firmware included or referenced in this document (“Software”), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress’s patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. “High-Risk Device” means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. “Critical Component” means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby release Cypress from any claim, damage, or other liability arising from any use of a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i) Cypress’s published data sheet for the product explicitly states Cypress has qualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement. Cypress, the Cypress logo, Spansilon, the Spansilon logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cyress.com. Other names and brands may be claimed as property of their respective owners.

www.cypress.com