AN218254 explains the important points and some examples for EMI noise reduction of a power management system with Cypress’s Power management IC (PMICs).

## Contents
1 Introduction ................................................................. 1
2 Relationship Between EMI Noise and Primary Power Supply ........................................ 2
3 High-Frequency Noise Generated by Switching Operation ....................................... 3
   3.1 Step-Down Buck Topology DC/DC Converter ........................................ 3
   3.2 Step-Up Boost Topology DC/DC Converter ........................................ 4
   3.3 Buck-Boost Topology DC/DC Converter ........................................ 5
4 Countermeasures of EMI Noise ........................................................................... 6

4.1 Spread Spectrum Clock Generator (SSCG) Function ...................................... 6
4.2 Components Selection of DC/DC Converter ............................................. 7
4.3 PCB Layout ................................................................................. 7
4.4 Adding Circuits and Components ........................................................... 11
4.5 Shield ......................................................................................... 13
5 EMI Radiated Noise Level Examples ................................................................ 13
6 Related Documents ................................................................................. 14
  6.1 Application Notes .......................................................................... 14
  6.2 Datasheets ................................................................................... 14

## 1 Introduction

Automotive systems have several receivers, including many receivers installed around the car. International Electrotechnical Commission (IEC) has formulated international standards with the aim of protecting these in-vehicle (or peripheral installed) receivers. The international standard for this electromagnetic noise is formulated as CISPR 25, and the power supply contained in the in-vehicle module is required to meet this standard. Electromagnetic noise can be classified as shown in the figure below. EMI is a part of it.

![Electromagnetic Noise Diagram](image-url)

Figure 1. Electromagnetic Noise

| Conducted noise regulation (150 kHz ~ 87 MHz) |
| Conducted noise regulation |
| Radiated noise regulation (150 kHz ~ 2.5 GHz) |
| Radiated noise regulation |

Where
- EMC: Electromagnetic Compatibility
- EMI: Electromagnetic Interference
- EMS: Electromagnetic Susceptibility

Frequency in the figure is within the regulated frequency range of CISPR 25
The following table shows the representative Cypress PMICs for automotive.

**Table 1. Cypress PMICs Lineup for Automotive**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Application</th>
<th>PMIC Type</th>
<th>Power Composition</th>
<th>Switching Freq.</th>
<th>Output Voltage/Current</th>
</tr>
</thead>
<tbody>
<tr>
<td>S6BP201A</td>
<td>Cluster</td>
<td>Primary</td>
<td>1-ch Buck-boost</td>
<td>200 kHz~2.1 MHz</td>
<td>5.0 V / 1.0 A</td>
</tr>
<tr>
<td>S6BP202A</td>
<td>BCM</td>
<td>Primary</td>
<td>1-ch Buck-boost</td>
<td>200 kHz~2.1 MHz</td>
<td>5.0 V / 2.4 A</td>
</tr>
<tr>
<td>S6BP203A</td>
<td>ADAS</td>
<td>Primary</td>
<td>4-ch Buck + 2-ch LDO</td>
<td>2.1 MHz</td>
<td>3.3 V / 2.4 A</td>
</tr>
<tr>
<td>S6BP401A</td>
<td>ADAS</td>
<td>Secondary</td>
<td>2-ch Buck + 1-ch Boost</td>
<td>420 kHz, 2.1 MHz</td>
<td>1.0 V<del>5.2 V / 1.3 A</del>2.0 A</td>
</tr>
<tr>
<td>S6BP501A</td>
<td>Cluster</td>
<td>Primary + Secondary</td>
<td>2-ch Buck + 1-ch Boost</td>
<td>420 kHz, 2.1 MHz</td>
<td>1.0 V<del>5.2 V / 1.3 A</del>2.0 A</td>
</tr>
<tr>
<td>S6BP502A</td>
<td>Cluster</td>
<td>Primary + Secondary</td>
<td>2-ch Buck + 1-ch Boost</td>
<td>420 kHz, 2.1 MHz</td>
<td>1.0 V<del>5.2 V / 1.3 A</del>2.0 A</td>
</tr>
</tbody>
</table>

Where,
ADAS: Advanced Driver Assistance System
BCM: Body Control Module
Refer to the S6BP201A, S6BP202A, S6BP203A, S6BP401A, S6BP501A, S6BP502A datasheet for more information on these PMICs.

The power supply using Cypress PMICs in automotive systems is a DC/DC converter with switching operation. The electromagnetic noise over 100 MHz, which is far higher than the switching frequency (roughly from 100 kHz to 2 MHz) may occur because of the switching operation and operating environment. Therefore, countermeasures to reduce this electromagnetic noise are required.

This application note explains the EMI countermeasure in designing power supply systems using Cypress PMICs.

## 2 Relationship Between EMI Noise and Primary Power Supply

CISPR 25 defines the test configuration as shown below for measuring the emitted radiation noise from the equipment.

Figure 2. EMI Radiated Noise Test Configuration Example (Top View)

In the case of radiated noise measurement of 1 GHz or less, the antenna is put on the center of the harness. The current (or voltage) of the harness (or LISN) is measured for conducted noise. The length of the harness is different from the test condition for radiation noise. Therefore, it is important to lower the level of the noise source and to prevent noise propagation to the harness to reduce the EMI noise. This harness means that a power supply line for a power supply module including PMICs, and it is particularly important to reduce EMI noise in the primary power supply.
3 High-Frequency Noise Generated by Switching Operation

Cypress PMICs for automotive systems have the 2-MHz switching frequency except for some devices. Therefore, there is almost no issue in the AM radio range (530 kHz to 1.8 MHz) as under 2 MHz, but countermeasures may be required with the over 2-MHz range frequency. This application note describes noise before explaining the countermeasure method. In particular, high-frequency noise above 30 MHz is the most important because the high-frequency current by the switching operation of the DC/DC converter and its path generates the high-frequency noise. This section explains the principle of high-frequency noise in each topology.

3.1 Step-Down Buck Topology DC/DC Converter

Buck Topology DC/DC converter circuit, current loop routing, and timing chart are shown in the following figure.

Figure 3. Buck Topology DC/DC Converter

The Buck topology DC/DC converter constitutes a circuit with the input capacitor (C\text{IN}), inductor (L), output capacitor (C\text{OUT}), and two switches (High side and Low side switch). The High side switch and Low side switch alternately turns ON or OFF as shown in the timing chart and alternates between State 1 and State 2. The input voltage (V\text{IN}) is divided to get the output voltage (V\text{OUT}) by smoothing the current flowing through each switch by an LPF (low-pass filter), which consists of L and C\text{OUT}. A large current slew rate is generated on the high-frequency current loop of the dashed line indicated at the moment of switching ON and OFF. The parasitic inductance on the loop and the high-frequency current generate the high-frequency voltage, resulting in high-frequency noise. To reduce this high-frequency noise, it is necessary to reduce the parasitic inductance and the current slew rate at the switching moment.

The DC/DC converter channel of each PMIC corresponding to this topology is shown in the table below.
Table 2. Corresponding DC/DC Converter Channel for Buck Topology

<table>
<thead>
<tr>
<th>Part Number</th>
<th>DC/DC Converter Channel</th>
</tr>
</thead>
<tbody>
<tr>
<td>S6BP201A, S6BP202A, S6BP203A</td>
<td>None</td>
</tr>
<tr>
<td>S6BP401A</td>
<td>DD1, DD2, DD3, DD4</td>
</tr>
<tr>
<td>S6BP501A, S6BP502A</td>
<td>DD1V, DD3V</td>
</tr>
</tbody>
</table>

Refer to the S6BP201A, S6BP202A, S6BP203A, S6BP401A, S6BP501A, and S6BP502A datasheets for more detail the DC/DC converter channel.

3.2 Step-Up Boost Topology DC/DC Converter

Boost Topology DC/DC converter circuit, current loop routing, and timing chart are shown in the following figure.

Figure 4. Boost Topology DC/DC Converter

The Boost topology DC/DC converter constitutes a circuit with the input capacitor (C<sub>IN</sub>), inductor (L), output capacitor (C<sub>OUT</sub>), and two switches (High side switch, Low side switch). The High side switch and Low side switch alternately turns ON or OFF as shown in the timing chart and alternates between State 1 and State 2. Since the inductor maintains the current in State 2, the step-up voltage is generated and the electric power is supplied to C<sub>OUT</sub>. The output voltage (V<sub>OUT</sub>) is generated by smoothing this current with C<sub>OUT</sub>. A large current slew rate is generated on the high-frequency current loop of the dashed line at the moment of switching ON and OFF. The parasitic inductance on the loop and the high-frequency current generate the high-frequency voltage, resulting in high-frequency noise. To reduce this high-frequency noise, you should reduce the parasitic inductance and the current slew rate at the switching moment.
Design Considerations for EMI Reduction in Automotive Power Management System

The DC/DC converter channel of each PMIC corresponding to this topology is shown in the table below.

<table>
<thead>
<tr>
<th>Part Number</th>
<th>DC/DC Converter Channel</th>
</tr>
</thead>
<tbody>
<tr>
<td>S6BP201A,S6BP202A</td>
<td>None</td>
</tr>
<tr>
<td>S6BP401A</td>
<td>None</td>
</tr>
<tr>
<td>S6BP501A,S6BP502A</td>
<td>DD5V</td>
</tr>
</tbody>
</table>

### 3.3 Buck-Boost Topology DC/DC Converter

Buck-boost Topology DC/DC converter circuit, current loop routing, and timing chart are shown in the following figure.

**Figure 5. Buck-boost Topology DC/DC Converter**

The Buck-boost topology DC/DC converter constitutes a circuit with the input capacitor \((C_{IN})\), inductor \((L)\), output capacitor \((C_{OUT})\), and four switches \((\text{High side switch 1, Low side switch 1, High side switch 2, Low side switch 2})\). The four switches alternately turn ON or OFF as shown in the timing chart and alternates between State 1 and State 2. The output current \((V_{OUT})\) is generated by smoothing the current flowing through each of these switches with \(C_{OUT}\). The current flowing through the four switches, \(C_{IN}\), and \(C_{OUT}\) has a large current slew rate at the moment of switching ON and OFF. At this time, the high-slew-rate current and the parasitic inductance on the loop of the dashed line indicated generates the high-frequency voltage. High-frequency noise is generated in this way. There are two high-frequency current loops in the Buck-boost circuit. To reduce this high-frequency noise, you should reduce the parasitic inductance and the current slew rate at the switching moment.
The DC/DC converter channel of each PMIC corresponding to this topology is shown in the table below.

<table>
<thead>
<tr>
<th>Part Number</th>
<th>DC/DC Converter Channel</th>
</tr>
</thead>
<tbody>
<tr>
<td>S6BP201A,S6BP202A,S6BP203A</td>
<td>Applicable</td>
</tr>
<tr>
<td>S6BP401A</td>
<td>None</td>
</tr>
<tr>
<td>S6BP501A,S6BP502A</td>
<td>None</td>
</tr>
</tbody>
</table>

4 Countermeasures of EMI Noise

There are several ways to implement countermeasures for EMI noise reduction. We will explain the setting of PMICs, the components selection, and the PCB layout as the method that does not impact BOM. Additional countermeasures by adding circuits and components will be explained in later sections.

4.1 Spread Spectrum Clock Generator (SSCG) Function

SSCG reduces the EMI noise level by spreading the switching frequency of the DC/DC converter. S6BP501A and S6BP502A have this function that spreads the switching frequency of all DC/DC converter channels by 6%. To enable SSCG, connect the ENSS terminal to the VB terminal (Refer the datasheet about the ENSS terminal and the VB terminal). The diffusion characteristics of the switching node LX3V by the SSCG function is shown below as an example.

LX3V is the terminal name of S6BP501A and S6BP502A, which is the switching node signal of the DC/DC converter.

S6BP201A, S6BP202A, S6BP203A, and S6BP401A can work in the same way as the SSCG of S6BP501A and S6BP502A by providing a spread clock signal to the SYNC terminal. The spread clock signal to the SYNC terminal for the SSCG operation is shown below as an example.
4.2 Components Selection of DC/DC Converter

Select components with a small Equivalent Series Inductor (ESL) as a parasitic element which has a high-frequency current loop passing through. If the switching transition time is 2 ns at the load of 2 A in the operation of the DC/DC converter, 1 V is generated only with 1 nH as ESL. Therefore, reduction of ESL is very important for reducing the EMI noise. This section describes components selection.

4.2.1 Input Capacitor, Output Capacitor

It is recommended to select a ceramic capacitor that can effectively absorb the switching frequency ripple current. Ceramic capacitors that satisfy the required capacitance as the input capacitor and the output capacitor are often 3216 size or bigger. For example, a 3216-size ceramic capacitor generally has 1 nH or more inductance as ESL. For ESL reduction, it is recommended to place smaller size ceramic capacitor. For example, the ESL of a 1005-size ceramic capacitor (e.g. 0.1 μF or 0.01 μF) is as small as 0.5 nH. It is also effective to select flip-type ceramic capacitor or three-terminals ceramic capacitor for ESL reduction.

4.2.2 External Switching FET

In the case of the DD3V channel of S6BP501A and S6BP502A, this DC/DC converter channel needs external switching FET. The switching FET should be selected with a small ESL package and lead. For example, a smaller DFN (Dual Flat pack No-leded) is more advantageous than a conventional lead shape such as SOP (Small Outline Package).

4.2.3 Inductor

In the rare case, unexpected EMI-radiated noise may be generated in the AM radio band (500 kHz to 2 MHz) by the electric field noise from the air gap of the coil. In this case, we can reduce the EMI noise by the changing inductor from the winding inductor with the core air gap to the metal composited inductor. The following figure shows the sectional structure example of each inductor.

4.3 PCB Layout

The basic policy of EMI noise countermeasures by layout is “to design the PCB layout to have a smaller high-frequency current loop”. It is also described in the layout guidelines of the PMIC application note. This section explains specifically about countermeasures for the high-frequency current loop.

4.3.1 Step-down Buck DC/DC Converter

The following figure shows a layout example of the DD3V channel of S6BP502A. This example is the layout design for four-layer PCB; Layer 1 as the Top layer and Layer 2 as the inner layer are excerpted.
The DD3V channel of S6BP502A is a Buck topology DC/DC converter. Therefore, the input capacitor (C\text{IN}) and the two switching FETs (SWFET) constitute a high-frequency current loop. In this case, the high-frequency current loop is very small as shown by the dashed line. This is a loop composed on the Top layer, and there is also a loop with Layer 2 as the inner layer ground plane shown in the following figure. This current loop also is indicated by a dashed line, and the right-side figure is a diagram of the PCB cross section.

The DD3V channel of S6BP502A is a Buck topology DC/DC converter. Therefore, the input capacitor (C\text{IN}) and the two switching FETs (SWFET) constitute a high-frequency current loop. In this case, the high-frequency current loop is very small as shown by the dashed line. This is a loop composed on the Top layer, and there is also a loop with Layer 2 as the inner layer ground plane shown in the following figure. This current loop also is indicated by a dashed line, and the right-side figure is a diagram of the PCB cross section.

In the case of a four-layer PCB, the gap between the Top layer and Layer 2 is generally 100 μm ~ 200 μm and the loop area is also very small. The ground plane directly under the component mounting surface can ensure this short high-frequency current return path. High-frequency current flows through the loop with the top layer and loop with Layer 2, the smaller the loop inductance. In the case of a four-layer PCB, narrowing the interlayer gap is the countermeasure for reducing the high-frequency EMI noise. In the case of a two-layer PCB, since the PCB thickness is the same as the layer gap, the parasitic inductance of the loop becomes 8 ~ 16 times that of the four-layer PCB; this means that two-layer PCB is disadvantageous.

The following figure shows an example layout of the DD2 channel of the S6BP401A in the case of the integrated switching FETs in PMIC. This layout example also is with a four-layer PCB, and Layer 1 (Top layer) and Layer 2 of the inner layer are extracted.
Figure 11. Layout Example of DD2 Channel of S6BP401A

DD6 of S6BP401A is a Buck topology DC/DC converter. Since two switching FETs are built in the PMIC, a high-frequency current loop is composed of the input capacitor (C_{IN}) and the PMIC itself. In this layout example, the high-frequency current loop is shown by the dashed line. This is a loop composed by the top layer, and there is also a loop with Layer 2 of the inner layer ground plane as a route as in the case of the DD3V channel described above. In the case of this layout example also, both high-frequency current loops are the shortest.

4.3.2 **Step-up Boost DC/DC Converter**

The following figure shows a layout example of the DD5V channel of S6BP502A. This example is the layout design for a four-layer PCB; Layer 1 as the Top layer and Layer 2 as the inner layer are excerpted.

Figure 12. Layout Example of DD5V Channel of S6BP502A

The DD5V channel of S6BP502A has Boost topology. Since the two switching FETs are built in the PMIC, a high-frequency current loop is formed by the output capacitor (C_{OUT}) and PMIC. In the case of this layout example, the high-frequency current loop is shown by the dashed line. This loop is composed on the Top layer, and there is also a loop with Layer 2 of the inner layer ground plane shown in the following figure. The current loop is shown by the dashed line, and the right-hand side section shows the PCB cross section.
The high-frequency current loop with Layer 2 is also the shortest in this layout example.

### 4.3.3 Buck-boost DC/DC Converter

The layout example of S6BP202A is shown in the figure below. This example is for a four-layer PCB; Layer 1 (Top layer) and Layer 2 of the inner layer are extracted.

S6BP202A is a Buck-boost topology DC/DC converter. Since the four switching FETs are built in the PMIC, the two high-frequency current loops are constituted by an input capacitor \( C_{IN} \) and two switching FETs (SWFETs) inside the PMIC and by an output capacitor \( C_{OUT} \) and two switching FETs (SWFET) inside the PMIC. In the case of this layout example, high-frequency current loop is shown by the dashed line. This is a loop composed on the Top layer, and there is also a loop with Layer 2 of the inner layer ground plane as well as other topologies; this current loop is also the shortest in this layout.
4.4 Adding Circuits and Components

For the countermeasures by adding circuits and parts for EMI noise reduction, there are the following methods:

4.4.1 Bootstrap Resistor \((R_{BST})\), Switching FET Gate Resistor \((R_G)\)

The following figure shows the circuit example of the buck Converter.

Figure 15. DD3V Layout Example of S6BP502A

BST3V, DRVH3V, LX3V, and DRVL3V are PMIC terminal names. Refer to the S6BP501A,S6BP502A datasheet for more details.

The reduction in the switching current slew rate is also effective to reduce high-frequency noise above 30 MHz. This means lowering the switching speed of the switching FET. In the case of the buck converter, the SWFET switching speed of the high-side FET is important for EMI noise reduction.

The bootstrap resistor \((R_{BST})\) can lower the rising edge slew rate of the switching node waveform connected to LX3V. This countermeasure is applicable to the DC/DC converter channel, which has a bootstrap capacitor.

It should be confirmed that increasing of \(R_{BST}\) may affect the conversion efficiency of the DC/DC Converter and the limitation of the charge current to the bootstrap capacitor \((C_{BST})\). \(R_{BST}\) should be determined by confirming the EMI noise level, the switching waveform, and the conversion efficiency of the DC/DC converter. When \(R_{BST}\) increases, the EMI noise level improves. However, when the \(R_{BST}\) value is too high, the switching waveform collapses from square wave and conversion efficiency becomes low. Considering these factors, the value of \(R_{BST}\) is typically 10 \(\Omega\).

In another approach, the gate resistance \((R_G)\) of the High side FET can lower the rising and falling edge slew rate of the switching node waveform connected to LX3V. This countermeasure is applicable to the DC/DC converter channel, which has the switching FETs outside the PMIC.

It should be confirmed that increasing of \(R_G\) may affect the OFF timing of the High side FET to be delayed. In this timing, if the Low side FET turns ON, a large through current may flow. \(R_G\) also should be determined by confirming the EMI noise level, the switching waveform, and the conversion efficiency of the DC/DC converter. Considering these factors, a value of 10 \(\Omega\) is recommended for \(R_G\).

The following figure shows the effectiveness of the reducing waveform slew rate by adding each resistor.

Figure 16. Effectiveness of Reducing Waveform Slew Rate by \(R_{BST}\), \(R_G\)

The PMICs channels to which this solution can be applied are shown in the following table.
Table 5. Corresponding DC/DC Converter Channel for Adding \( R_{\text{BST}}, R_G \)

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Adding ( R_{\text{BST}} )</th>
<th>Adding ( R_G )</th>
</tr>
</thead>
<tbody>
<tr>
<td>S6BP201A,S6BP202A,S6BP203A</td>
<td>Applicable</td>
<td>Not applicable</td>
</tr>
<tr>
<td>S6BP401A</td>
<td>Not applicable</td>
<td>Not applicable</td>
</tr>
<tr>
<td>S6BP501A,S6BP502A</td>
<td>Applicable to DD3V only</td>
<td>Applicable to DD3V only</td>
</tr>
</tbody>
</table>

If both \( R_G \) and \( R_{\text{BST}} \) are applicable, \( R_{\text{BST}} \) should be tried as the countermeasure first; if the improvement by \( R_{\text{BST}} \) is not enough, then \( R_G \) should be tried after changing \( R_{\text{BST}} \) to 0 \( \Omega \).

4.4.1 Low-Pass Filter (LPF), Chip Beads (Beads), Common Mode Choke Coil (CMCC)

If the switching ripple current of the primary power supply is conducted on the power supply line, the EMI noise level may increase in the AM radio (500 kHz to 2 MHz) or higher ranges. In this case, adding an LPF between the primary power supply and the power supply harness from the battery improves EMI reduction. Beads or CMCC is effective in reducing the EMI noise of the high-frequency range exceeding 30 MHz. Beads can effectively reduce the differential EMI noise on the positive side and negative side harness from the battery. CMCC can effectively reduce the common EMI noise. Beads and CMCC selected for the power supply line must satisfy the current rating and have the effective noise reduction characteristics with EMI noise frequency range. An example of an additional circuit is shown in the following figure.

![Figure 17. Circuit Example with LPF, Beads and CMCC](image)

**Figure 17. Circuit Example with LPF, Beads and CMCC**

4.4.2 Snubber (SNB) of Switching Node

The following figure shows the DD3V channel circuit of S6BP502A as an example of the buck DC / DC converter.

![Figure 18. Circuit Example with SNB](image)

**Figure 18. Circuit Example with SNB**
When there is high-frequency (over 30 MHz) ringing waveform on the switching node connected to LX3V, SNB can reduce the ringing waveform. In general, $R_{BST}$ and $R_{G}$ referred in section 4.4.1 are more effective for EMI, but SNB can help to reduce the EMI noise if $R_{BST}$ and $R_{G}$ are not effective enough or $R_{BST}$ and $R_{G}$ are not applicable. The SNB is connected to a resistor ($R_{SNB}$) and a capacitor ($C_{SNB}$) inline as shown in Figure 18. Small-size chip resistors or ceramic capacitors should be used as SNB components because small-size chip components have small ESL. (e.g., ESL of 1005 size chip capacitor is 0.5 nH)

General SNB connection points of each topology are shown in the table below.

<table>
<thead>
<tr>
<th>Topology</th>
<th>Connecting Point</th>
</tr>
</thead>
<tbody>
<tr>
<td>Buck</td>
<td>Drain-Source of Low side FET</td>
</tr>
<tr>
<td>Boost</td>
<td>Drain-Source of High side FET</td>
</tr>
<tr>
<td>Buck-boost</td>
<td>LX1-PGND1</td>
</tr>
</tbody>
</table>

LX1, PGND1 are the terminal names of S6BP201A, S6BP202A, S6BP203A. Refer to the S6BP201A, S6BP202A, S6BP203A datasheet for more detail.

4.5 Shield

The shield of the DC/DC converter should have a height as low as possible and its size should be compact. Generally, the shield is made by a ferromagnetic material such as iron, but shielding by copper also is effective for electromagnetic field noise reduction at high-frequency (30 MHz or more) and for electric field noise reduction at low-frequency (30 MHz or less).

5 EMI Radiated Noise Level Examples

The EMI radiated noise level (peak value) examples of the primary DC/DC converter are below.

![Figure 19. S6BP202A (EUT: S6SBP202A1FVA1001)](image)
6 Related Documents

6.1 Application Notes
- AN99497 - Designing a Power Management System with S6BP201A, S6BP202A, and S6BP203A
- AN98649 - How to Design a Power Management System with S6BP401A
- AN99435 - Designing a Power Management System with S6BP501A and S6BP502A

6.2 Datasheets
- S6BP201A - S6BP201A, ASSP 42V, 1A, Synchronous Buck-boost DC/DC Converter IC
- S6BP202A - S6BP202A, ASSP 42V, 2.4A, Synchronous Buck-boost DC/DC Converter IC
- S6BP203A - S6BP203A, ASSP 42V, 2.4A, Synchronous Buck-boost DC/DC Converter IC
- S6BP401A - S6BP401A Power Management IC for Automotive ADAS Platform
- S6BP501A, S6BP502A datasheet - S6BP501A, S6BP502A 3ch DC/DC Converter IC for Automotive Cluster
Design Considerations for EMI Reduction in Automotive Power Management System

Document History

Document Title: AN218254 - Design Considerations for EMI Reduction in Automotive Power Management System
Document Number: 002-18254

<table>
<thead>
<tr>
<th>Revision</th>
<th>ECN</th>
<th>Orig. of Change</th>
<th>Submission Date</th>
<th>Description of Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>**</td>
<td>5660986</td>
<td>YMAE</td>
<td>05/26/2017</td>
<td>New application note</td>
</tr>
</tbody>
</table>
Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

Products

- ARM® Cortex® Microcontrollers: cypress.com/arm
- Automotive: cypress.com/automotive
- Clocks & Buffers: cypress.com/clocks
- Interface: cypress.com/interface
- Internet of Things: cypress.com/iot
- Memory: cypress.com/memory
- Microcontrollers: cypress.com/mcu
- PSoC: cypress.com/psoc
- Power Management ICs: cypress.com/pmic
- Touch Sensing: cypress.com/touch
- USB Controllers: cypress.com/usb
- Wireless Connectivity: cypress.com/wireless

PSoC® Solutions

- PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community

- Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

Technical Support

- cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.

© Cypress Semiconductor Corporation, 2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC (“Cypress”). This document, including any software or firmware included or referenced in this document (“Software”), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress’s patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage (“Unintended Uses”). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

www.cypress.com  Document No. 002-18254 Rev.**  16