| Itom       |                                              | Chaok                                                                                                                                                                                                                                   | Pagaan far abaaking                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Popult   | Pomork.                                                                                                                                                                                                                                     | Undata    |
|------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| CPU        | Watchdog                                     | Is the watchdog timer cleared by, for example,<br>a timer interrupt? (Are incorrect PLL<br>multiplication settings considered?)                                                                                                         | Reason for creating.<br>When the watchdog reset interval is not sufficient,<br>whether a program is proceeding normally cannot<br>be detected.                                                                                                                                                                                                                                                                                                                                    | Yes / No |                                                                                                                                                                                                                                             | Opdate    |
| CPU        | External reset IC                            | When using external reset IC, is the low-<br>voltage detecting value within the guaranteed<br>operation voltages of the microcomputer? Is<br>the voltage drop between detection and reset                                               | When no reset within the guaranteed operation<br>voltages is entered, a malfunction may occur.                                                                                                                                                                                                                                                                                                                                                                                    | Yes / No | Confirm the guaranteed operation voltage<br>range in the data sheet.                                                                                                                                                                        | 2009/9/24 |
| CPU        | External reset                               | considered?<br>Does the reset range meet the Fujitsu's                                                                                                                                                                                  | When the reset range does not meet the Fujitsu's                                                                                                                                                                                                                                                                                                                                                                                                                                  | Yes / No |                                                                                                                                                                                                                                             | 2009/9/24 |
|            |                                              | standard?                                                                                                                                                                                                                               | standard, recovery cannot be implemented.                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                                                                                                                                                                                                                             | 2009/9/24 |
| CPU        | Power-on reset                               | Is the standard on electrical characteristics<br>concerning power-on reset being met?                                                                                                                                                   | Powering on without meeting the power-on reset<br>standard may result in the execution of commands<br>by CPU without the power-on reset implemented<br>normally.                                                                                                                                                                                                                                                                                                                  | Yes / No | Applied to systems using reset at power-on<br>(Not applied to systems using power<br>monitoring IC for reset equivalent input).                                                                                                             | 2009/9/24 |
| CPU        | Reset cause bits                             | When using the Reset Cause and Clock status<br>(RCCSR/RCCSRC) register's reset cause bits,<br>is the RCCSRC register read once by using the<br>program default setting, followed by the<br>clearing of the reset cause bits?            | The default values of all reset cause bits are<br>undefined. Accordingly, in order to clear all reset<br>cause bits, ensure that the RCCSRC register is<br>read once before using it.                                                                                                                                                                                                                                                                                             | Yes / No | Applied only when reset cause bits are used.                                                                                                                                                                                                | 2000/0/24 |
| CPU        | Subclock oscillation<br>stabilization wait   | Has the state transition from the main mode to<br>the subclock mode taken place while the<br>subclock oscillation is still unstable?                                                                                                    | The subclock needs longer oscillation stabilization<br>time than the main clock does. Thus, before the<br>state transition to the subclock mode takes place,<br>oscillation of the subclock needs to stabilize.                                                                                                                                                                                                                                                                   | Yes / No | Only when the subclock is used                                                                                                                                                                                                              | 2009/9/24 |
| CPU        | Main clock oscillation<br>stabilization wait | Is the required oscillation stabilization wait time<br>identified by obtaining matching data of the<br>system and oscillator?                                                                                                           | CPU may be run before oscillation has stabilized.                                                                                                                                                                                                                                                                                                                                                                                                                                 | Yes / No | Make a request of the oscillation evaluation<br>to the manufacturer of the oscillator to be<br>used.                                                                                                                                        | 2009/9/24 |
| Peripheral | A/D converter                                | Is analog impedance the analog impedance<br>described in the datasheet or less. When the<br>analog impedance is higher, it is required to set<br>the sample hold time longer or install an<br>external capacitor of approximate 0.1 uF. | When the analog impedance is higher, the sampling<br>time of analog data may become shorter than<br>required time.                                                                                                                                                                                                                                                                                                                                                                | Yes / No | Only when A/D converter is used.                                                                                                                                                                                                            | 2009/9/24 |
| Peripheral | A/D converter                                | Is voltages of AVRH and AVCC are sufficiently stable?                                                                                                                                                                                   | To separate power supplies of analog system and<br>digital system, a reactance device may be mounted<br>in AVRH and AVCC. In this case, it is<br>recommended to configure the circuit by adding a<br>capacitor of some micro F so that sufficient power<br>is supplied at A/D start.                                                                                                                                                                                              | Yes / No | Only when A/D converter is used.                                                                                                                                                                                                            | 2009/9/24 |
| Peripheral | A/D converter                                | Is analog sampling time sufficiently long?                                                                                                                                                                                              | When anolog input impedance is larger, a glitch may<br>occur at analog input pin The glitch is determine<br>by the analog impedance and time constant of<br>internal capacitance. When sample hold time is<br>shorter, sample hold value may be affected by the<br>glitch. Because the influence of the glitch is<br>different between FLASH product and MASK<br>product, it is recommended to set a sufficient<br>sample hold time when the analog input impedance<br>is larger. | Yes / No | Only when the analog input impedance used<br>is larger than the analog input impedance<br>recommended by th Data Sheet.                                                                                                                     | 2009/9/24 |
| Peripheral | A/D converter                                | Are the completion and start of A/D conversion implemented at the same time?                                                                                                                                                            | When the comletion and start of $A/D$ conversion<br>are implemented at the same time, the later<br>operation, the start of the $A/D$ conversion, may be<br>ignored.                                                                                                                                                                                                                                                                                                               | Yes / No | Only when A/D conversion is started during A/D conversion performed.                                                                                                                                                                        | 2009/9/24 |
| Peripheral | A/D converter                                | Is the analog input enable register(ADER) set<br>to port input mode, when A/D converter is<br>used?                                                                                                                                     | When the port input mode is set with the ADER<br>and A/D input ( voltage of medium potential) is<br>implemented, through current flows in CMOS input<br>circuit of I/O port and the current consumption is<br>increased.                                                                                                                                                                                                                                                          | Yes / No | Only when A/D converter is used.                                                                                                                                                                                                            | 2009/9/24 |
| Peripheral | A/D converter                                | When the consecutive ADC operation is paused<br>by the data protection function, is the interrupt<br>is cleared?                                                                                                                        | Normal A/D operation cannot occur.                                                                                                                                                                                                                                                                                                                                                                                                                                                | Yes / No | Refer to "ADC Interrupt error".                                                                                                                                                                                                             | 2009/9/24 |
| Peripheral | Interrupt                                    | Is the interrupt vector processing of an exceptional interrupt performed?                                                                                                                                                               | Runaway may be caused when an undefined<br>instruction is executed due, for example, to<br>runaway.                                                                                                                                                                                                                                                                                                                                                                               | Yes / No | When an undefined instruction is executed,<br>an exceptional interrupt occurs. Thus,<br>when special processing is needed, jump to<br>the processing. When no special processing<br>is needed, jumping to a reset vector is<br>recommended. | 2009/9/24 |
| Peripheral | Interrupt                                    | Is processing of an unused interrupt vector<br>performed?                                                                                                                                                                               | Runaway may be caused when an unused interrupt occurs due, for example, to runaway.                                                                                                                                                                                                                                                                                                                                                                                               | Yes / No | When special processing is needed, jump to<br>the processing. When no special processing<br>is needed, jumping to a reset vector is<br>recommended                                                                                          | 2009/9/24 |
| Peripheral | I/O port                                     | Is processing such as additional writing<br>performed for the purpose of a fail-safe system<br>in important port input/output?                                                                                                          | Basically, the port state does not change as long<br>as not set by software. However, for the purpose<br>of making the system fail-safe, it is recommended<br>to insert software of a refresh function such as<br>additional writing into important ports.                                                                                                                                                                                                                        | Yes / No |                                                                                                                                                                                                                                             | 2009/9/24 |
|            |                                              | 4                                                                                                                                                                                                                                       | <u></u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                                                                                                                                                                                                                             | 2003/3/24 |

| T4 a sec                                     |                      | Observe                                                                                                                                                                                                                         | Deeren fen elegelden                                                                                                                                                                                                                                                                | Desult   | Demanda                                                                                                                                                                                                                                   | 11-1-1-   |
|----------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Peripheral                                   | I/O port             | Uneck<br>When using the CMOS I/O port for output, is<br>the DDRx register set after setting the PDRx<br>register?                                                                                                               | Interston for one cving<br>Since the initial value of the PDRx register is<br>undefined, if the DDRx register is set for output<br>without setting the PDRx register, the output<br>becomes undefined. Before setting the DDRx<br>register for output, set the PDRx register first. | Yes / No | remark                                                                                                                                                                                                                                    | Update    |
| Peripheral                                   | Flash                | Do you know that FLASH memory cannot be<br>read while writing to/deleting (chip<br>deletion/sector deletion) FLASH memory?                                                                                                      | While writing to/deleting (chip deletion/sector<br>deletion) FLASH memory, no interrupt vector on<br>FLASH memory cannot be read, either. Thus,<br>remember that no interrupt processing can be<br>performed while writing/deleting.                                                | Yes / No | Only when FLASH memory is written by the user                                                                                                                                                                                             | 2009/9/24 |
| Peripheral                                   | Flash                | When users are allowed to write to FLASH<br>memory in user programming mode, is the<br>hardware sequence flag used to control writing<br>to FLASH memory?                                                                       | Since the FMCS register cannot be used to check<br>for write/delete errors, it is recommended to use<br>the hardware sequence flag to control writing<br>to/deleting FLASH memory.                                                                                                  | Yes / No | Only when FLASH memory is written to by the user                                                                                                                                                                                          | 2009/9/24 |
| Others                                       | General              | Do the voltage, ambient temperature, and<br>operating frequency ranges satisfy the<br>standards specified by Fujitsu? When any of<br>them does not satisfy the standards, is any<br>special guarantee considered and supported? | When not used within the guarantee range, no<br>product guarantee can be provided.                                                                                                                                                                                                  | Yes / No | Check the guaranteed operation range in the data sheet.                                                                                                                                                                                   | 2009/9/24 |
| Others                                       | General              | When a special guarantee is considered, is a<br>notification form returned to the Sales Dept.<br>after affixing a "confirmation stamp ((No<br>problem, Problem found) in the reply)" on the<br>notification form?               | If a special guarantee is provided, test changes<br>may be needed. Thus, make sure to return the<br>notification form before ROM release.                                                                                                                                           | Yes / No | Since it may take up to several months to<br>deal with test changes, they may not be<br>dealt with when the notification form is<br>returned just before ROM release.                                                                     | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Oscillation          | Is oscillation matching data of mass-produced<br>products obtained?                                                                                                                                                             | Since oscillation characteristics of flash products<br>and those of mask products may be different, it is<br>recommended to obtain oscillation matching data<br>of mass-produced products.                                                                                          | Yes / No | Make a request of the oscillation evaluation<br>to the manufacturer of the oscillator to be<br>used.                                                                                                                                      | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Mode(MOD) pin        | Is the same level for processing of the MOD<br>pin ensured even while executing instructions?                                                                                                                                   | The level of the MOD pin may be read incorrectly<br>(When a high-impedance resistor is used for<br>treating the MOD pin, the MOD pin level may not<br>be ensured due to noise).                                                                                                     | Yes / No | When external noise tends to propagate to<br>the MOD pin, it is recommended to take<br>countermeasures against static electricity<br>such as connecting a capacitor to the mode<br>pin.                                                   | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Mode(MD) pin         | Is interconnect for treating the MOD pin too<br>long or is there any adjacent high current signal<br>interconnect?                                                                                                              | The level of the MOD pin may be read incorrectly<br>due to power supply deviation and noise.                                                                                                                                                                                        | Yes / No |                                                                                                                                                                                                                                           | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Oscillation          | When using a crystal oscillator, is an<br>appropriate dumping resistor inserted?                                                                                                                                                | To use a crystal oscillator, a dumping resistor to<br>reduce the excitation current is needed.                                                                                                                                                                                      | Yes / No | Make a request of the oscillation evaluation<br>to the manufacturer of the oscillator to be<br>used.                                                                                                                                      | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Oscillation          | Is the resistance of the dumping resistor for<br>the oscillation circuit determined in view of<br>unnecessary radiation noise and oscillation<br>amplitude?                                                                     | When oscillation is abnormal or an overshoot or<br>undershoot of oscillation occurs, unnecessary<br>radiation noise may increase.                                                                                                                                                   | Yes / No | When a problem of unnecessary radiation<br>noise arises, it is necessary to first confirm<br>the oscillation waveforms and then examine<br>whether to insert a dumping resistor as a<br>measure to reduce unnecessary radiation<br>noise. | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Oscillation          | Is the oscillator arranged as close to the chip<br>as possible?                                                                                                                                                                 | CPU runaway due to external noise may be<br>presumed.                                                                                                                                                                                                                               | Yes / No | It is recommended to arrange the oscillator<br>as close to the chip as possible?                                                                                                                                                          | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Vcc, GND             | Is consideration given to making Vcc and GND<br>as strong as possible?                                                                                                                                                          | Problems of unnecessary radiation noise and CPU<br>runaway due to external noise may be presumed.                                                                                                                                                                                   | Yes / No | To avoid problems of unnecessary radiation<br>noise and external noise, it is recommended<br>to take the power supply and GND as<br>widely as possible (By arranging GND under<br>the chip, for example, the GND can be<br>strengthened). | 2009/9/24 |
| Peripheral                                   | Unused pin treatment | Is any unused pin pulled up or pulled down by<br>the resistor of $2 \text{ k} \Omega$ or more? Or, is the port<br>output treatment performed in the initial<br>routine by leaving the pin opened?                               | When an unused pin is treated without a resistor<br>and the port level opposite to the processing level<br>is output due to CPU runaway, problems such as<br>latch-up may arise.                                                                                                    | Yes / No |                                                                                                                                                                                                                                           | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | Capacitor            | Is the optimum capacitor connected near the<br>chips as a capacitor for reducing noise?                                                                                                                                         | The capacitor connected to reduce noise may not<br>work with reactance components of interconnect<br>(Measures that take noise components into<br>account are needed).                                                                                                              | Yes / No |                                                                                                                                                                                                                                           | 2009/9/24 |
| Noise<br>reduction<br>measures<br>and others | C pin                | The capacitance of the smoothing capacitor<br>connected to Vcc is larger than that of the<br>capacitor connected to C pin?                                                                                                      | When the capacitance of the smoothing capacitor<br>is smaller, the internal regulator may become<br>unstable.                                                                                                                                                                       | Yes / No |                                                                                                                                                                                                                                           | 2009/9/24 |

| -                                                    |                                            |                                                                                                                                                                                                                       | - · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                            | -                  | I                                                                                                                                                                                                                                                                    |               |
|------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Item<br>Noise<br>reduction<br>measures<br>and others | Software                                   | <u>runeck</u><br>Is the setting made in which Start.asm is linked<br>at first at the development with C language?                                                                                                     | Heason tor checking<br>In Start.asm of Softune, the link is generated<br>automatically at the begining of the address where<br>RAM is cleared.<br>Therefore, when Start.asm is used, it is necessary<br>to set the order of the link at first because the<br>address information becomes wrong if it is not set.                                                                                                                     | Result<br>Yes / No | Hemark<br>Only for the use of Start.asm of Softune.                                                                                                                                                                                                                  | 2000 /0 /2/24 |
| Noise<br>reduction<br>measures<br>and others         | ESD, latch-up, noise                       | Are mass-produced chips used to evaluate<br>ESD, latch-up, and noise resistances?                                                                                                                                     | Since the resistances against ESD, latch-up, and<br>noise of Flash products and those of mask<br>products are different, it is recommended to use<br>mass-produced products to evaluate ESD and<br>latch-up resistance.                                                                                                                                                                                                              | Yes / No           | Since it is possible to submit measurement<br>results of Fujitsu as characteristic<br>examples of resistance characteristic data<br>between MASK and FLASH products, make<br>a request of them.                                                                      | 2000 /0 /24   |
| Noise<br>reduction<br>measures<br>and others         | Connection of reactance                    | Is reactance connected directly with power<br>supply?                                                                                                                                                                 | The characteristic of internal requlator might not<br>be obtained by the reactance element.                                                                                                                                                                                                                                                                                                                                          | Yes / No           | If reactance is put directly in the power<br>supply of chip , it is necessary to conect<br>capacitor between chip power supply and<br>reactance.                                                                                                                     | 2009/9/24     |
| Noise<br>reduction<br>measures<br>and others         | Memory map                                 | Are the operation checks made by enabling the<br>guarded break for unused area conforming to<br>the ROM and RAM amounts of the Flash and<br>mask chips in the memory map for tool<br>evaluation?                      | The built-in memory amount of the EVA chip for<br>evaluation and that of the Flash and mask chip are<br>different. Therefore, the actual chips may not<br>work even if normal operation is confirmed by using<br>a tool.                                                                                                                                                                                                             | Yes / No           |                                                                                                                                                                                                                                                                      | 2009/9/24     |
| Noise<br>reduction<br>measures<br>and others         | Bit manipulation<br>instruction            | Read-modify instruction is prohibited by some<br>registers of each resource. Is any RMW<br>instruction used in the target register?(Is not<br>RMW instruction executed for the register<br>including write only bit?) | The instruction may not be executed normally,<br>resulting in unintended data being written.Since,<br>when a read-modify-write related instruction (such<br>as SETB) is used on a register with write-only bits,<br>the read value of the write-only bit is undefined,<br>problems may be caused (When safety use of the<br>read-modify-write instructions is described in the<br>manual for a register, no problem will be caused). | Yes / No           | Read-modify-write related instruction is<br>indicated in the instruction list by * in RMW.                                                                                                                                                                           | 2009/9/24     |
| Noise<br>reduction<br>measures<br>and others         | Stack usage                                | Is the maximum usage of stack confirmed?                                                                                                                                                                              | Incorrect estimation of the stack usage could lead<br>to RAM damage.                                                                                                                                                                                                                                                                                                                                                                 | Yes / No           | It is recommended to use the C analyzer of<br>Softune to confirm the maximum usage of<br>stack (Since the C analyzer cannot confirm<br>a dynamic stack, it is necessary to consider<br>the possibility of multiple interrupts when<br>confirming the maximum usage). | 2009/9/24     |
| Noise<br>reduction<br>measures<br>and others         | Operation mode of tools                    | Is the operation confirmed by setting the<br>operation mode to the native mode for final<br>tool evaluation?                                                                                                          | The native mode and debug mode are available as<br>the operation modes of tools. Since the working<br>speed in debug mode is different from the actual<br>working speed, it is recommended to make an<br>evaluation after setting the native mode.                                                                                                                                                                                   | Yes / No           |                                                                                                                                                                                                                                                                      | 2009/9/24     |
| CPU                                                  | SCEQ.SCWEQ                                 | Don't you use SCEQ and SCWEQ instructions<br>with the assembly language?                                                                                                                                              | SCEQ/SCWEQ instructions does not work reliable<br>together with interrupts.<br>Please do not use SCEQ/SCWEQ instructions or<br>do not allow interrupts during the use of<br>SCEQ/SCWEQ instructions.                                                                                                                                                                                                                                 | Yes / No           | There is no problem in case of using only the C language.                                                                                                                                                                                                            | 2010/8/10     |
| CPU                                                  | String instruction and<br>WBTC,WBTS        | Don't you use string instructions(MOVS,<br>MOVSD, SCEQ, SCEQD, FILS, MOVSW,<br>MOVSWD, SCWEQ, SCWEQD, FILSW) or<br>WBTC,WBTS with the assembly language?                                                              | It may show different behavior when interrupt is<br>disabled less than 4 CPU clock cycles before<br>string instructions (MOVS), MOVSD, SCEQ,<br>SCEQD, FILS, MOVSW, MOVSWD,SCWEQ,<br>SCWEQD, FILSW) or WBTC/WBTS. Please<br>implement the program not to use these<br>instruction, or please ensure more than 4 CPU<br>clock cycles in case of disabling interrupt before<br>these instructions.                                     | Yes / No           | There is no problem in case of using only<br>the C language.                                                                                                                                                                                                         |               |
| CPU                                                  | MOVS/I.MOVSW/I                             | Don't you use MOVS/I,MOVSW/I when the<br>source and destination areas are overlapping<br>with the assembly language?                                                                                                  | If the source and destination areas are overlapping<br>before execution of the instructions MOVS and<br>MOVSW, it may show different behavior with<br>respect to the instruction execution rules. Please<br>change AH and bank registers latest 3 instructions<br>before MOVS/I, MOVSW/I to avoid this behavior.                                                                                                                     | Yes / No           | There is no problem in case of using only the C language.                                                                                                                                                                                                            | 2010/8/10     |
| Peripheral                                           | Interrupt                                  | Do you return from the interruption routine<br>after dummy reading once the resource<br>register connected with the peripheral bus1<br>after the interrupt cause bit of LIN-USART and<br>RTC is cleared?              | When the interrupt cause bit of LIN-USART and<br>RTC is cleared, actually, to wait for clearing the<br>interrupt cause bit, return from the interruption<br>routine after dummy reading once the resource<br>register connected with the peripheral bus1.                                                                                                                                                                            | Yes / No           |                                                                                                                                                                                                                                                                      | 2010/8/10     |
| peripheral                                           | Change of peripheral<br>clock              | When CLKP2 and CLKP3 are changed from<br>previous value, do you change after dummy<br>access(reading or writing) more than three<br>times to peripheral registers under CLKP2 and<br>CLKP3?                           | When CLKP2 and CLKP3 are changed from<br>previous value, the change may be ignored if you<br>don't wait more than CLKB * 6 clocks + CLKS2 *<br>6 clocks.                                                                                                                                                                                                                                                                             | Yes / No           | Only for<br>MB96F356xxB/F326xxB/F348Hxx/F348Txx<br>/V300B/V300C.                                                                                                                                                                                                     | 2010/8/10     |
| CPU                                                  | Change of main clock<br>stabilization time | When main clock stabilization value is changed<br>from previous value, do you change after<br>waiting more than CLKS1 * 6 clocks + main<br>clock timer 6 counts?                                                      | The change may be ignored.                                                                                                                                                                                                                                                                                                                                                                                                           | Yes / No           | Only for<br>MB96F356xxB/F326xxB/F348Hxx/F348Txx<br>/V300B/V300C.                                                                                                                                                                                                     | 2010/8/10     |
|                                                      |                                            |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |                                                                                                                                                                                                                                                                      | 2010/8/10     |

| Item<br>CPU         | Change of sub clock<br>stabilization time | Check<br>When sub clock stabilization value is changed<br>from previous value, have you changed after<br>waiting more than CLKS1 * 6 clocks + sub<br>clock timer 6 counts?        | <u>Reason for checking</u><br>The change may be ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Result<br>Yes / No | Remark<br>Only for<br>MB96F356xxB/F326xxB/F348Hxx/F348Txx<br>/V300B/V300C.                                                                                          | Update      |
|---------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Peripheral          | Flash                                     | Do you judge the termination of the sector<br>erase operation by polling the DQ6flag or all<br>8bit data?                                                                         | The sector erase completion might be misjudged if<br>only the DQ7 flag is used to identify the<br>termination of the sector erase operation. In case<br>of using DQ7, start the polling of DQ7 after waiting<br>for 160us or more with software after the<br>command submitted.                                                                                                                                                                                                                                                                                 | Yes / No           | Only for the using the automatic algorithm of flash memory.                                                                                                         | 2010/8/10   |
| <b>0</b> .1         |                                           |                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                                                                                                                                     | 2010/8/10   |
| Others              | EUROScope                                 | Is there unuse ICU1, if you use EURO Scope?                                                                                                                                       | Watch Dog will reset the device because it can not<br>stop after break, if EUROScope debugger is used<br>as following conditon.<br>A: Use internal Watch Dog timer<br>B: Write '1' to bit3 of 0x000045(ICU1register)                                                                                                                                                                                                                                                                                                                                            | Yes / No           | Only for<br>MB96F313xxB/F315xxB/F353xxB/F355xxB<br>/F345xxB/F378xxB/F379xxB/F388xxB/F38<br>9xxB                                                                     |             |
| Others              | EUROScope                                 | Is there setting H'00 for DTB, if you use<br>EUROScope?                                                                                                                           | It might be not use break fuction on EUROScope<br>debugging, if DTB is not H'00.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Yes / No           |                                                                                                                                                                     | 2010/8/12   |
| Peripheral          | Clock                                     | Does internal clock (CLKS1,2,CLKB,CLKP1,2,3)<br>observe strictly and set the maximum value<br>described in the data sheet?                                                        | There is a possibility of the malfunction when the<br>upper limit of the operation guarantee frequency is<br>exceeded.                                                                                                                                                                                                                                                                                                                                                                                                                                          | Yes / No           |                                                                                                                                                                     | 2010/8/10   |
| CAN<br>related item | Reception error and bus-<br>off           | Do you know there is no possibility of a bus-off<br>by the reception error?                                                                                                       | In the software development, a countermeasure<br>against a bus-off due to a reception error is<br>invalid.                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Yes / No           |                                                                                                                                                                     | 2010/8/12   |
| CAN                 | High-speed CAN and                        | For a high-speed CAN data communication is                                                                                                                                        | As the allowable array of the essellator depends on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Vaa / Na           |                                                                                                                                                                     | 2010/10/29  |
| related item        | oscillator accuracy                       | the highly accurate oscillator used?                                                                                                                                              | As the autovalie error of the social to be and the social to be and the social tate of CAN. The large error of the oscillator may prevent the normal communication.                                                                                                                                                                                                                                                                                                                                                                                             | 1657 100           |                                                                                                                                                                     | 2010/10/29  |
| CAN<br>related item | CAN baud rate                             | Do you make the settings that consider the<br>condition of each segment to decide the CAN<br>baud rate?                                                                           | There is a possibility that the CAN transmission<br>and reception are not executed normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Yes / No           | Confirm whether the requirement of TSEG1<br><sup>3</sup> 2TQ, TSEG1 <sup>3</sup> RSJW, TSEG2 <sup>3</sup> 2TQ, and<br>TSEG2 <sup>3</sup> RSJW in the manual is met. |             |
| CAN<br>related item | IDR                                       | Is the message buffer (BVAL) enabled without setting ID in ID?                                                                                                                    | An initial value of IDR that sets ID is indefinite.<br>Therefore, there is a possibility of receiving the<br>indefinite data of ID when the target message<br>buffer is enabled though the value is not set.                                                                                                                                                                                                                                                                                                                                                    | Yes / No           |                                                                                                                                                                     | 2010/10/29  |
| 0.4.1               | D                                         |                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                                                                                                                                     | 2010/10/29  |
| related item        | Regarding with DIR                        | Mair bit snould not be masked.                                                                                                                                                    | in nardware manual, it said Mdir bit should not be masked .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | res / No           | Please reter to hardware manual.                                                                                                                                    |             |
| CAN<br>related item | The transmission of<br>C_CAN              | Is not the transmission of the setting of the low<br>rank message buffer as the transmission buffer,<br>and the low rank message buffer canceled?                                 | At you use the message buffer of the low rank<br>priority level as a transmission, when TXRQST is<br>set to "0", if TXRQST is set to "1" again, the<br>transmission might be delayed. The message might<br>not be transmitted immediately after TXRQST is<br>set to "1" according to timing that TXRQST is set<br>to "0". After either of following event, the message<br>is transmitted.<br>- An effective message on the CAN bus flows.<br>- The transmission request is issued to other<br>message buffers.<br>- The CAN bus is initialized by the INIT bit. | Yes / No           | Please refer to hardware manual.                                                                                                                                    | 2010/10/25  |
| CAN<br>related item | The transmission of<br>C_CAN              | At Disable Automatic Retransmission<br>mode(DAR bit=1), are not two or more (3 or<br>more) messages transmitted at the same time?                                                 | Only two messages are sent, if the host requests<br>transmission of several messages at the same<br>time, when the Disable Automatic Retransmission<br>mode; DAR bit is set to "1" in CAN. While the<br>TxRqst bit of any other message buffer requested<br>for transmission is reset, the transmission does not<br>start. NewDat and IntPnd remain unchanged.                                                                                                                                                                                                  | Yes / No           | Please refer to hardware manual.                                                                                                                                    | 2010/10/29  |
|                     |                                           |                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                                                                                                                                     | 2010/10/29  |
| CAN<br>related item | The INIT bit of C_CAN                     | Is the INIT bit of the CAN control register set<br>while transmitting the CAN data frame?                                                                                         | When the INIT bit of the CAN control register is<br>set while transmitting the last bit in control field of<br>the CAN data frame, after clearing the INIT bit, as<br>for the data field of the frame transmitted first, the<br>1 bit is shifted left.                                                                                                                                                                                                                                                                                                          | Yes / No           |                                                                                                                                                                     |             |
|                     |                                           |                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                                                                                                                                     | 2010/12/1   |
| Peripheral          | LIN-USART                                 | When the mark Level of the serial clock is set<br>to "L", is LIN-USART used for software reset<br>(SMR: UPCL=1) in the master mode of the<br>synchronous mode (operation mode 2)? | High pulse of one peripheral clock is output from<br>serial clock output (SCK). Therefore, there is a<br>possibility to recognize that the serial clock was<br>supplied the slave device connected with external.                                                                                                                                                                                                                                                                                                                                               | Yes / No           |                                                                                                                                                                     |             |
| Parinharal          | Extornal huo                              | Is the branching or reading (writing days to a                                                                                                                                    | When the branching or reading (uniting is done to a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Vaa / Na           |                                                                                                                                                                     | 2010/12/1   |
| Feriphera           | External bus                              | area) immediately after the access to the external area is set to enable?                                                                                                         | corresponding external addressing domain (CS<br>area) with external bus mode register (EBM),<br>immediately after the access to the external area<br>is set to enable, the instruction is not correctly<br>executed.                                                                                                                                                                                                                                                                                                                                            | 1657 100           |                                                                                                                                                                     |             |
| CAN                 | Notes that when                           | When transmission data is set to the message                                                                                                                                      | There is a possibility that TXRQST disappears                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Yes / No           | Please refer to hardware manual.                                                                                                                                    | 2010/12/1   |
| related item        | transmission data is set                  | object, is NEWDAT set to 1 at the same<br>time as TXRQST ?                                                                                                                        | according to timing when new transmission data is<br>set when the message object has already started<br>finishing transmitting.<br>Therefore, please set the message object after<br>setting NEWDAT in '1'.                                                                                                                                                                                                                                                                                                                                                     |                    |                                                                                                                                                                     |             |
|                     |                                           |                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                                                                                                                                     | 2011 /4 /24 |

| Item                |                                                                                          | Check                                                                                              | Reason for checking                                                                                                                                                                                                                                                                                                  | Result   | Remark                                                                                                                                                                                                                   | Update    |
|---------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| CAN<br>related item | Notes of received data<br>handling                                                       | Are only received data of the number of DLC<br>or less adopted?                                    | When the received data frame is stored, the<br>message handler writes all of eight databytes in<br>the message object.<br>When the received data length is less than 8 byte,<br>the byte of the remainder of the<br>message object is overwrited in an irregular<br>value.Please do not refer to an irregular value. | Yes / No | Please refer to hardware manual.                                                                                                                                                                                         | 2011/4/26 |
| CAN<br>related item | About the sequence of<br>the setting and the<br>MSGVAL setting of the<br>acceptance mask | After the acceptance mask of the message<br>object is set, is MSGVAL set?                          | There is a possibility of receiving it by an<br>acceptance value wrong that mask bit is not set<br>before MSQAL is set to 1' when the acceptance<br>mask is made effective with UMASK on the<br>message object.                                                                                                      | Yes / No | It is thought that the acceptance mask<br>value of the message object is not changed<br>while entered to the CAN bus.<br>Please change if you change the<br>acceptance mask value with corresponding<br>MSGVAL made '0'. | 2011/4/26 |
| CAN<br>related item | About the initial value of<br>MSGVAL                                                     | Has MSGVAL on the message object not used<br>been cleared before C-CAN enters it to the<br>CANbus? | Initialize MSGVAL before the microcontroller<br>enters it to the CAN bus.<br>There is a possibility of receiving the incorrect<br>data when the user doesn't initialize MSGVAL and<br>it enters it to the CAN bus.                                                                                                   | Yes / No | Please refer to hardware manual.                                                                                                                                                                                         | 2011/4/26 |
| CAN<br>related item | About the initial value of<br>the message object                                         | Is the as needed initialized and is the message<br>object of C-CAN used?                           | The initial value of the register related to C-CAN<br>after the microcontroller's reset is released is not<br>decided.                                                                                                                                                                                               | Yes / No | Please refer to hardware manual.                                                                                                                                                                                         | 2011/4/26 |
| Peripheral          | PPG (Programmable<br>Pulse Generator)                                                    | Do you use the relocation function of PPG16,<br>PPG17, PPG18, and PPG19?                           | If the relocation of PPG16, PPG17, PPG18 or<br>PPG19 is enabled the PWM of the corresponding<br>PPG should be output at the corresponding<br>relocated pin (PPG17, R.PPG17, R.PPG18, R.<br>PPG19_R). On the affected devices the PWM is<br>also output at the original pin (PPG16, PPG17,<br>PPG18, PPG19).          | Yes / No | Only for<br>MB96F33xx/F326xxB/V300B/V300C.                                                                                                                                                                               | 2011/7/11 |
| Peripheral          | Clock Output Function                                                                    | Do you use the relocation function of CKOT1?                                                       | If the relocation function of CKOT1 is enabled,<br>clock output is output to CKOT1 IR pin. Then you<br>try to output from the terminal port P01,0/CKOT1,<br>PDR01: regardless of the setting of P0, the output<br>is fixed at L. There is no impact other than the<br>output port function.                          | Yes / No | Only for<br>MB96F356xxB/F355xxB/F353xxB/F326xxB<br>/F33x/F315RxB/V300B/V300C.                                                                                                                                            | 2011/7/11 |