You are here

Sync SRAM | Cypress

Sync SRAM

Static RAMs have been the memory of choice for most high performance applications for decades. Cypress Synchronous SRAM provides the true random memory access capabilities needed for networking and other high performance applications. In addition, Cypress Synchronous SRAM is available with a number of features that are engineered to solve networking and high performance computing challenges. Among SRAMs, the QDR® family of SRAMs offers the highest level of performance, unmatched by any form of memory in the world. With a port dedicated for both reading and writing, QDR memories are ideal for balanced read write operations like order book management. The latest QDR SRAM, QDR-IV by Cypress goes one step further and offers two bidirectional ports.  This makes QDR-IV highly efficient when the mix of read and write is not balanced.

 

  • Available in different bus width options: x18,x36,x72
  • Available in multiple voltage options: 1.8/2.5/3.3 V
  • Burst of 2 and 4 available
  • Latency of 1.5 available
  • BGA and TQFP options available
  • Industry-standard, RoHS compliant packages
  • Industrial and commercial temperature grades

Products

Cypress, the worldwide leader in SRAM, now offers QDR-IV, the newest and highest performing member of the consortium-defined QDR® product line.
Cypress’s QDR-II+ Xtreme is a high performance, dual-port SRAM memory. QDR-II+ Xtreme SRAM operates up to 633 MHz and is available in 36 Mb or 72 Mb densities. 
Cypress’s QDR-II+ is a high performance, dual-port SRAM memory. QDR-II+ SRAM offers a maximum speed of 550 MHz, densities up to 144 Mb, read latencies of 2 or 2.5 cycles, burst length of 2 or 4, and...
Cypress’s high-speed synchronous SRAMs include standard synchronous pipelined, No Bus Latency™ (NoBL™), Quad Data Rate™ (QDR™), and Double Data Rate (DDR) SRAMs, and are typically used in networking...
The DDRII+ SRAMS are similar to DDRII SRAMs in their operation but with additional performance improvements. The redundant data input clocks  (C & /C) are not present in the DDRII+ suite of...
Cypress’s QDR-II is a high performance, dual-port SRAM memory. QDR-II SRAM offers a maximum speed of 333 MHz, densities up to 144 Mb, read latencies of 1.5 or 2.5 cycles, burst length of 2 or 4, and...
DDRII Sync SRAM x 36, x 18, I/O configurations Up to 333MHz clock frequency. Available in Burst Lengths of 2 ROHS 5/6, & RoHS 6/6 Compliant 165 BGA package . DDRII Sync SRAM x 36, x 18, I/O...
DDRII Sync SRAM x 36, x 18, I/O configurations Up to 333MHz clock frequency Available in Burst Lengths of 2 ROHS 5/6, & RoHS 6/6 Compliant 165 BGA package.
Standard Synchronous Burst SRAM is used in industrial electronics, instrumentation, and military applications. They are often used as data buffers (temporary storage) and can be accessed randomly...
Cypress No Bus Latency (NoBL) Burst SRAM eliminates the bus turnaround delay associated with switching between read and write operations to lower latency and increase performance. NoBL SRAM is...
QDR
The QDR consortium defined QDR (Quadruple Data Rate) SRAM products are geared primarily to the networking and communication market. The QDR SRAMs are similar to NoBL SRAMs but with architectural...
DDR
DDRII Sync SRAM x 36, x 18, I/O configurations Up to 333MHz clock frequency Available in Burst Lengths of 2 ROHS 5/6, & RoHS 6/6 Compliant 165 BGA package.

Cypress Synchronous SRAM

Cypress is the worldwide market leader in synchronous SRAM. Cypress offers a wide portfolio including standard synchronous SRAM, No Bus Latency SRAM, and QDR® SRAM with a variety of speeds, word widths, densities, and packages. As a top-tier manufacturer, Cypress complements its products with best-in-class manufacturing and customer support.

Memory for High-Performance Systems

High-performance systems, such as enterprise routers and switches, demand high random access memory performance. Cypress's QDR® SRAM is optimized for high random access performance to enable next generation networks and other high-performance systems.

QDR Consortium

The QDR Consortium defines Quad Data Rate SRAM specifications. Participating companies develop pin- and function- compatible products ensuring multiple sources for customers. As a founding member, Cypress leads the definition of new standards in the QDR Consortium.

Random Transaction Rate (RTR)

Random Transaction Rate (RTR) is the number of fully random read or write transactions a memory can perform every second. It is measured in MT/s, or mega transactions per second. RTR is a critical metric in high performance applications, such as networking, where memory access is unpredictable.

The QDR Advantage

The QDR SRAM architecture provides the random memory access capabilities needed for networking and other high performance applications. In these applications, memory is a major bottleneck to reaching higher system performance. For example, in networking applications, each data packet requires several random memory transactions. Therefore, the packet processing rate of the system is dependent on how quickly the system can access memory. Cypress's QDR SRAM provides the RTR necessary to break system bottlenecks.

Other memory technologies are optimized for high density. Although these memories perform well for compute applications as the main memory, they do not meet the needs of high performance applications that demand high RTR.

QDR SRAM, on the other hand, is designed specifically for maximum RTR. QDR SRAM allows access to any two memory locations on every clock cycle, and performance never depends on which memory location was accessed in the previous clock cycle. With QDR SRAM, RTR is guaranteed.

Cypress's QDR-IV SRAM provides RTR up to 2132 MT/s. This level of performance is critical to enable the next generation of high performance systems.





Cypress QDR SRAM provides fully random memory access



Feature Summary

Cypress Synchronous SRAM provides the true random memory access capabilities needed for networking and other high performance applications. In addition, Cypress Synchronous SRAM is available with a number of features that are engineered to solve networking and high performance computing challenges.

  QDR-IV XP

QDR-IV HP
QDR-II+ Xtreme

DDR-II+ Xtreme
QDR-II+

DDR-II+
QDR-II

DDR-II
Dual Independent Data Ports
Quad Data Rate (QDR)
On-Die Termination (ODT)  
On-Chip ECC      
Bus Inversion      
Deskew Training      
Banking Operation      


Dual Independent Data Ports

QDR SRAM is equipped with dual independent data ports to maximize memory access rates. The two ports operate concurrently, enabling both a read and write operation to occur during the same clock cycle. Access to each port is provided through a common address bus. Addresses for each port are latched on alternate rising edges of the input clock. One port is dedicated to read operations and the other is dedicated to write operations.

Quad Data Rate (QDR)

The data ports on QDR SRAM have double data rate (DDR) interfaces that perform two transfers per clock cycle. With two DDR data ports, QDR SRAM performs four transfers per clock cycle.

On-Die Termination (ODT)

On-Die Termination improves signal integrity, saves board space, and reduces cost compared to external termination resistors. In high speed systems without proper signal termination, electrical signals are reflected when they reach the end of a transmission path, producing noise that lowers signal quality and reduces performance. These reflections can be reduced by attaching a resistor to the end of the transmission line. However, adding external resistors consumes board space, complicates board routing, and increases cost. ODT addresses these challenges by embedding the termination resistors within the SRAM die, which provides proper signal termination and enables high speed signaling without adding external components.

On-Chip ECC

QDR-IV SRAM implements on-chip ECC error detection and correction circuitry to provide data integrity. All single-bit memory errors, including those caused by cosmic rays and alpha particles, are detected and corrected by the on-chip circuitry. The resulting soft error rate (SER) is expected to be less than 0.01 FITs/Mb. QDR-IV offers a programmable address parity feature to provide integrity on the address bus.

Bus Inversion

QDR-IV SRAM provides address and data bus inversion to reduce simultaneous switching noise and I/O power consumption. With this feature, the number of 0's and 1's in every data word or address are counted just prior to transfer. If more than half the pins in the group are 0's, then the bus is inverted and the inversion pin is set. Bus inversion ensures that no more than half of the pins switch between transfers. Less pin switching reduces noise and power consumption. This feature is programmable and can be enabled or disabled for the address and data bus independently.

De-Skew Training Sequence

QDR-IV SRAM provides a training sequence for per-bit de-skew. De-Skew training is an iterative algorithm for assessing and eliminating the skew (differences in arrival times) between multiple data signals.

Banking Operation

QDR-IV XP SRAM contains a memory array divided into eight banks. Banking enables faster RTR and higher operating frequencies. Each of the two ports can access one bank per clock cycle, as long as both ports don't access the same bank in the same cycle. QDR-IV is also available without banking operation (HP version).

High-Speed Networking
    Military and Aerospace
      High Performance Computing
        Imaging and Video

          Synchronous SRAM portfolio

          Cypress offers the broadest portfolio of synchronous SRAM products, including QDR, NoBL, and standard pipelined and flow-through products. Cypress complements its products with long term support and continues to expand the portfolio to meet customer requirements.

          Family Speed (max) RTR (max) Density  
          QDR-IV 1066 MHz 2132 MT/s 72-144 Mb Learn More

          Product Selector
          QDR-II+ Xtreme

          DDR-II+ Xtreme
          633 MHz 900 MT/s 36-72 Mb Learn More

          Product Selector
          QDR-II+

          DDR-II+
          550 MHz 666 MT/s 18-144 Mb Learn More

          Product Selector
          QDR-II

          DDR-II
          333 MHz 666 MT/s 18-144 Mb Learn More

          Product Selector
          NoBL 250 MHz 250 MT/s 4-72 Mb Learn More

          Product Selector
          Standard Sync 250 MHz N/A 2-72 Mb Learn More

          Product Selector



          NoBL = No Bus Latency

          RTR = Random Transaction Rate

          MT/s = Mega Transactions per Second