Datasheets - Cypress.com http://www.cypress.com/?app=search&searchType=advanced&keyword%3D%26rtID%3D107%26id%3D87%26applicationID%3D0%26l%3D0 CY7C192: 64 K × 4 Static RAM with Separate IO http://www.cypress.com/?rID=13118

64K x 4 Static RAM with Separate IO

Features

  • High speed
    • 15 ns
  • CMOS for optimum speed/power
  • Low active power
    • 860 mW
  • Low standby power
    • 55 mW
  • TTL-compatible inputs and outputs
  • Automatic power down when deselected
  • Available in Pb-free and non Pb-free 28-Pin Molded SOJ package

Functional Description

The CY7C192 is a high performance CMOS static RAM organized as 65,536 x 4 bits with separate IO. Easy memory expansion is provided by active LOW Chip Enable (CE) and tri-state drivers. It has an automatic power down feature that reduces power consumption by 75% when deselected.

]]>
Fri, 26 Apr 2013 06:34:34 -0600
CYRS1049DV33: 4-Mbit (512 K × 8) Static RAM with RadStop™ Technology http://www.cypress.com/?rID=74136 4-Mbit (512 K × 8) Static RAM with RadStop™ Technology

Features

  • Temperature ranges
    • Military/Space: -55 °C to 125 °C
  • High speed
    • tAA = 12 ns
  • Low active power
    • ICC = 95 mA at 12 ns (PMAX = 315 mW)
  • Low CMOS standby power
    • ISB2 = 15 mA
  • 2.0 V data retention
  • Automatic power-down when deselected
  • Transistor-transistor logic (TTL) compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in Pb-free 36-pin ceramic flat package
     

Functional Description

The CYRS1049DV33 is a high-performance complementary metal oxide semiconductor (CMOS) static RAM organized as 512 K words by 8 bits with RadStop™ technology. Cypress’s state-of-the-art RadStop technology is radiation hardened through proprietary design and process hardening techniques. The 4-Mbit fast asynchronous SRAM with RadStop technology is also QML V certified with Defense Logistics Agency Land and Maritime (DLAM).

]]>
Fri, 15 Feb 2013 04:52:48 -0600
CY7C1011CV33: 2-Mbit (128K x 16) Static RAM http://www.cypress.com/?rID=38155 2-Mbit (128K x 16) Static RAM

Features

  • Temperature ranges
    • Industrial: –40°C to 85°C
    • Automotive-A: –40°C to 85°C
    • Automotive-E: –40°C to 125°C
  • Pin and function compatible with CY7C1011BV33
  • High speed
    • tAA = 10 ns (Industrial and Automotive-A)
    • tAA = 12 ns (Automotive-E)
  • Low active power
    • 360 mW (max) (Industrial and Automotive-A)
  • For more, see pdf

Functional Description

The CY7C1011CV33 is a high performance complementary metal oxide semiconductor (CMOS) static RAM organized as 131,072 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

]]>
Tue, 22 Jan 2013 05:04:34 -0600
CY7C1011DV33: 2-Mbit (128 K × 16) Static RAM http://www.cypress.com/?rID=13171 2-Mbit (128 K × 16) Static RAM

Features
 

  • Pin-and function-compatible with CY7C1011CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA @ 10 ns (Industrial)
  • Low CMOS standby power
    • ISB2 = 10 mA
  • Data Retention at 2.0 V
  • Automatic power-down when deselected
  • Independent control of upper and lower bits
  • Easy memory expansion with CE and OE features
  • Available in Pb-free 44-pin TSOP II, and 48-ball VFBGA
     

Functional Description

The CY7C1011DV33 is a high-performance CMOS Static RAM organized as 128 K words by 16 bits.

]]>
Tue, 22 Jan 2013 03:39:53 -0600
CY7C1020DV33: 512 K (32 K x 16) Static RAM http://www.cypress.com/?rID=13175 512K (32K x 16) Static RAM

Features

  • Pin-and function-compatible with CY7C1020CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 60 mA @ 10 ns
  • Low CMOS standby power
    • ISB2 = 3 mA
  • 2.0V Data retention
  • Automatic power-down when deselected
  • For more, see pdf
     

Functional Description

The CY7C1020DV33 is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Tue, 22 Jan 2013 03:35:43 -0600
CY7C197BN: 256-Kb (256 K × 1) Static RAM http://www.cypress.com/?rID=13199 256-Kb (256 K × 1) Static RAM


Features


  • Fast access time: 15 ns
  • Wide voltage range: 5.0 V ± 10% (4.5 V to 5.5 V)
  • CMOS for optimum speed and power
  • TTL compatible inputs and outputs
  • Available in 24-pin DIP and 24-pin SOJ

General Description

The CY7C197BN is a high performance CMOS Asynchronous SRAM organized as 256 K × 1 bits that supports an asynchronous memory interface. The device features an automatic power down feature that significantly reduces power consumption when deselected.

]]>
Tue, 22 Jan 2013 00:40:50 -0600
CY7C1089DV33: 64-Mbit (8M x 8) Static RAM http://www.cypress.com/?rID=49137 64-Mbit (8M x 8) Static RAM

Features

  • High speed
    • tAA = 12 ns
  • Low active power
    • ICC = 300 mA
  • Low complementary metal oxide semiconductor (CMOS) standby power
    • ISB2 = 100 mA
  • Operating voltages of 3.3 ± 0.3 V
  • 2.0-V data retention
  • Automatic power-down when deselected
  • Transistor-transistor logic (TTL)-compatible inputs and outputs
  • Easy memory expansion with CE1 and CE2 features
  • Available in Pb-free 48-ball fine ball grid array (FBGA) package

Functional Description

The CY7C1089DV33 is a high-performance CMOS static RAM organized as 8,388,608 words by 8 bits.

]]>
Mon, 03 Sep 2012 05:14:45 -0600
CY7C1081DV33: 64-Mbit (4 M × 16) Static RAM http://www.cypress.com/?rID=49138 64-Mbit (4 M × 16) Static RAM

Features

  • High speed
    • tAA = 12 ns
  • Low active power
    • ICC = 300 mA at 12ns
  • Low complementary metal oxide semiconductor (CMOS) standby power
    • ISB2 = 100 mA
  • Operating voltages of 3.3 ± 0.3 V
  • 2.0-V data retention
  • Automatic power-down when deselected
  • Transistor-transistor logic (TTL)-compatible inputs and outputs
  • Easy memory expansion with CE1 and CE2 features
  • Available in Pb-free 48-ball fine ball grid array (FBGA) package

Functional Description

The CY7C1081DV33 is a high-performance CMOS static RAM organized as 4,194,304 words by 16 bits.

]]>
Mon, 03 Sep 2012 05:09:53 -0600
CY7C1020CV33: 512 K (32 K × 16) Static RAM http://www.cypress.com/?rID=13228 512K (32K x 16) Static RAM

Features

  • Pin- and function-compatible with CY7C1020V33
  • Temperature Ranges
    • Commercial: 0°C to 70°C
    • Industrial: –40°C to 85°C
    • Automotive: –40°C to 125°C
  • High speed
    • tAA = 10 ns
  • CMOS for optimum speed/power
  • Low active power
    • 325 mW (max.)
  • Automatic power-down when deselected
  • Independent control of upper and lower bits
  • Available in Pb-free and non Pb-free 44-pin TSOP II package
     

Functional Description

The CY7C1020CV33 is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O1 through I/O8), is written into the location specified on the address pins (A0 through A14). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O9 through I/O16) is written into the location specified on the address pins (A0 through A14).

]]>
Mon, 30 Jul 2012 07:49:40 -0600
CY7C1019CV33: 1-Mbit (128 K × 8) Static RAM http://www.cypress.com/?rID=13220 1 Mbit (128K x 8) Static RAM

Features

  • Temperature Ranges
    • Industrial: –40°C to 85°C
    • Automotive-A: –40°C to 85°C
  • Piand Functiocompatible with CY7C1019BV33
  • High Speed
    • tAA = 10 ns
  • CMOS for optimum Speed and Power
  • Data Retentioat 2.0V
  • Center Power/Ground Pinout
  • Automatic Power Dowwhedeselected
  • Easy Memory Expansiowith CE and OE Options
  • Available iPb-free and noPb-free 48-Ball VFBGA, 32-PiTSOII and 400-mil SOJ Package
     

Functional Description

The CY7C1019CV33 is a high performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansiois provided by aactive LOW ChiEnable (CE), aactive LOW Output Enable (OE), and tristate drivers. This device has aautomatic power dowfeature that significantly reduces power consumptiowhedeselected.

]]>
Mon, 30 Jul 2012 07:04:17 -0600
CY7C1061AV33: 16-Mbit (1 M × 16) Static RAM http://www.cypress.com/?rID=13135 16-Mbit (1M x 16) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • 990 mW (max)
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Easy memory expansion with CE1 and CE2 features
  • Available in Pb-free and non Pb-free 54-pin TSOP II package and non Pb-free 60-ball fine pitch ball grid array (FBGA) package

Functional Description

The CY7C1061AV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits.

To write to the device, enable the chip (CE1 LOW and CE2 HIGH) while forcing the Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from IO pins (IO0 through IO7), is written into the location specified on the address pins (A0 through A19).

]]>
Mon, 30 Jul 2012 06:50:43 -0600
CY7C1069AV33: 2 M × 8 Static RAM http://www.cypress.com/?rID=13134 2M x 8 Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • 990 mW (max.)
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE1 and CE2 features
  • Available in Pb-free 54-pin thin small outline package (TSOP) II package

Functional Description

The CY7C1069AV33 is a high performance complementary metal oxide semiconductor (CMOS) static RAM organized as 2,097,152 words by 8 bits. Writing to the device is accomplished by enabling the chip (by taking CE1 LOW and CE2 HIGH) and Write Enable (WE) inputs LOW.

]]>
Mon, 30 Jul 2012 06:49:51 -0600
CY7C1019DV33: 1-Mbit (128 K × 8) Static RAM http://www.cypress.com/?rID=13174 1-Mbit (128K x 8) Static RAM

Features

  • Pin- and function-compatible with CY7C1019CV33
  • High speed
    • tAA = 10 ns
  • Low Active Power
    • ICC = 60 mA @ 10 ns
  • Low CMOS Standby Power
    • ISB2 = 3 mA
  • 2.0V Data retention
  • Automatic power-down when deselected
  • For more, see pdf
     

Functional Description

The CY7C1019DV33 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. This device has an automatic power-down feature that significantly reduces power consumption when deselected.      More...

]]>
Mon, 30 Jul 2012 06:47:08 -0600
CY7C1049DV33: 4-Mbit (512 K × 8) Static RAM http://www.cypress.com/?rID=13170 4-Mbit (512K x 8) Static RAM

Features

  • Pin and function compatible with CY7C1049CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA @ 10 ns (Industrial)
  • Low CMOS standby power
    • ISB2 = 10 mA
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in Pb-free 36-pin (400 Mil) Molded SOJ and 44-pin TSOP II packages
     

Functional Description

The CY7C1049DV33 is a high performance CMOS Static RAM organized as 512K words by 8-bits. Easy memory expansion is provided by an Active LOW Chip Enable (CE), an Active LOW Output Enable (OE), and tri-state drivers. You can write to the device by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight IO pins (IO0 through IO7) is then written into the location specified on the address pins (A0 through A18).

]]>
Mon, 30 Jul 2012 06:38:39 -0600
CY7C1049D: 4-Mbit (512 K × 8) Static RAM http://www.cypress.com/?rID=13169 4-Mbit (512K x 8) Static RAM

Features

  • Pin- and function-compatible with CY7C1049B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA @ 10 ns
  • Low CMOS Standby power
    • ISB2 = 10 mA
  • 2.0V Data Retention
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in lead-free 36-Lead (400-Mil) Molded SOJ package
     

Functional Description

The CY7C1049D is a high-performance CMOS static RAM organized as 512K words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is  accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A18).

]]>
Mon, 30 Jul 2012 06:37:36 -0600
CY7C1041DV33: 4-Mbit (256 K × 16) Static RAM http://www.cypress.com/?rID=13168 4-Mbit (256 K × 16) Static RAM

Features

  • Temperature ranges
    • Industrial: –40 °C to 85 °C
    • Automotive-A  : –40 °C to 85 °C
    • Automotive-E  : –40 °C to 125 °C
  • Pin and function compatible with CY7C1041CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA at 10 ns (industrial)
  • For more, see pdf
     

Functional Description

The CY7C1041DV33 is a high performance CMOS Static RAM organized as 256 K words by 16-bits. To write to the device, take chip enable (CE) and write enable (WE) inputs LOW. If byte low enable (BLE) is LOW, then data from I/O pins (I/O0 to I/O7) is written into the location specified on the address pins (A0 to A17). If byte high enable (BHE) is LOW, then data from I/O pins (I/O8 to I/O15) is written into the location specified on the address pins (A0 to A17).

]]>
Mon, 30 Jul 2012 06:36:47 -0600
CY7C1041D: 4-Mbit (256 K × 16) Static RAM http://www.cypress.com/?rID=13167 4-Mbit (256K x 16) Static RAM

Features

  • Pin-and function-compatible with CY7C1041B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA at 10 ns (Industrial)
  • Low CMOS standby power
    • ISB2 = 10 mA
  • 2.0 V Data Retention
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in lead-free 44-Lead (400-Mil) Molded SOJ and 44-Pin TSOP II packages

Functional Description

The CY7C1041D is a high-performance CMOS static RAM organized as 256K words by 16 bits. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A17).

]]>
Mon, 30 Jul 2012 06:35:55 -0600
CY7C1059DV33: 8-Mbit (1M × 8) Static RAM http://www.cypress.com/?rID=13166 8-Mbit (1M x 8) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 110 mA at 10 ns
  • Low CMOS standby power
    • ISB2 = 20 mA
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL-compatible inputs and outputs
  • For more, see pdf

Functional Description

The CY7C1059DV33 is a high performance CMOS Static RAM organized as 1M words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. To write to the device, take Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight IO pins (IO0 through IO7) is then written into the location specified on the address pins (A0 through A19).

]]>
Mon, 30 Jul 2012 06:35:11 -0600
CY7C1051DV33: 8-Mbit (512 K × 16) Static RAM http://www.cypress.com/?rID=13165 8-Mbit (512K x 16) Static RAM

Features

  • Temperature ranges
    • –40 °C to 85 °C
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 110 mA at 10 ns
  • Low CMOS standby power
    • ISB2 = 20 mA
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in Pb-free 48-ball fine ball grid array (FBGA) and 44-pin thin small outline package (TSOP) II packages

Functional Description

The CY7C1051DV33 is a high performance CMOS Static RAM organized as 512K words by 16 bits.

To write to the device, take Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte LOW Enable (BLE) is LOW, then data from IO pins (IO0–IO7), is written into the location specified on the address pins (A0–A18). If Byte HIGH Enable (BHE) is LOW, then data from IO pins (IO8–IO15) is written into the location specified on the address pins (A0–A18).

]]>
Mon, 30 Jul 2012 06:34:02 -0600
CY7C1049CV33: 4-Mbit (512 K × 8) Static RAM http://www.cypress.com/?rID=13133 4-Mbit (512K X 8) Static RAM

Features

  • Temperature ranges
    • Commercial: 0°C to 70°C
  • High speed
    • tAA = 8 ns
  • Low active power
    • 360 mW (max)
  • 2.0 V data retention
  • Automatic power down when deselected
  • Transistor-transistor logic (TTL) compatible inputs and outputs
  • Easy memory expansion with CE and OE features

Functional Description

The CY7C1049CV33 is a high performance Complementary metal oxide semiconductor (CMOS) Static RAM organized as 524,288 words by eight bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A18).

]]>
Mon, 30 Jul 2012 06:33:06 -0600
CY7C1010DV33: 2-Mbit (256 K × 8) Static RAM http://www.cypress.com/?rID=13164 2-Mbit (256K x 8) Static RAM

Features

  • Pin and function compatible with CY7C1010CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA at 10 ns
  • Low CMOS standby power
    • ISB2 = 10 mA
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in Pb-Free 36-pin SOJ and 44-pin TSOP II package

Functional Description

The CY7C1010DV33 is a high performance CMOS Static RAM organized as 256K words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A17).

     
     
]]>
Mon, 30 Jul 2012 06:28:57 -0600
CY7C197N: 256 K × 1 Static RAM http://www.cypress.com/?rID=13189 256Kx1 Static RAM

Features

  • High speed
    • 25 ns
  • CMOS for optimum speed/power
  • Low active power
    • 880 mW
  • Low standby power
    • 220 mW
  • TTL-compatible inputs and outputs
  • Automatic power-down when deselected
     

Functional Description

The CY7C197N is a high-performance CMOS static RAM organized as 256K words by 1 bit. Easy memory expansion is provided by an active LOW Chip Enable (CE) and three-state drivers. The CY7C197N has an automatic power-down feature, reducing the power consumption by 75% when deselected.

]]>
Mon, 30 Jul 2012 06:28:14 -0600
CY7C194BN: 256 Kb (64 K × 4) Static RAM http://www.cypress.com/?rID=13188 256 Kb (64K x 4) Static RAM

Features

  • Fast access time: 15 ns
  • Wide voltage range: 5.0V ± 10% (4.5V to 5.5V)
  • CMOS for optimum speed/power
  • TTL-compatible inputs and outputs
  • CY7C194BN is available in 24 DIP, 24 SOJ packages

General Description

The CY7C194BN is a high-performance CMOS Asynchronous SRAM organized as 64K × 4 bits that supports an asynchronous memory interface. The device features an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 06:27:18 -0600
CY7C1046DV33: 4-Mbit (1 M × 4) Static RAM http://www.cypress.com/?rID=13161 4-Mbit (1M x 4) Static RAM

Features

  • Pin- and function-compatible with CY7C1046CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 90 mA @ 10 ns
  • Low CMOS standby power
    • ISB2 = 10 mA
  • 2.0 V data retention
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in lead-free 400-mil-wide 32-pin SOJ package

Functional Description

The CY7C1046DV33 is a high-performance CMOS static RAM organized as 1M words by 4 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the four I/O pins (I/O0 through I/O3) is then written into the location specified on the address pins (A0 through A19).

]]>
Mon, 30 Jul 2012 06:26:24 -0600
CY7C1021BNV33: 64 K × 16 Static RAM http://www.cypress.com/?rID=13194 64K x 16 Static RAM

Features

  • 3.3V operation (3.0V–3.6V)
  • High speed
    • tAA = 10, 12, 15 ns
  • CMOS for optimum speed/power
  • Low Active Power (L version)
    • 576 mW (max.)
  • Low CMOS Standby Power (L version)
    • 1.80 mW (max.)
  • Automatic power-down when deselected
  • Independent control of upper and lower bits
  • Available in 44-pin TSOP II and 400-mil SOJ
  • Available in a 48-Ball Mini BGA package
     

Functional Description

The CY7C1021BNV is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 06:25:06 -0600
CY7C1041BNV33: 256 K × 16 Static RAM http://www.cypress.com/?rID=13193 256K x 16 Static RAM

Features

  • High speed
    • tAA = 12 ns
  • Low active power
    • 612 mW (max.)
  • Low CMOS standby power
    • 1.8 mW (max.)
  • 2.0V Data Retention (660 µW at 2.0V retention)
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
     

Functional Description

The CY7C1041BNV33 is a high-performance CMOS Static RAM organized as 262,144 words by 16 bits.

Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A17). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A17).

]]>
Mon, 30 Jul 2012 06:24:09 -0600
CY7C1399BN: 256 K (32 K × 8) Static RAM http://www.cypress.com/?rID=13192 256K (32K x 8) Static RAM

Features

  • Temperature Ranges
    • Industrial: –40°C to 85°C
    • Automotive-A: –40°C to 85°C
  • Single 3.3V power supply
  • Ideal for low-voltage cache memory applications
  • High speed: 12 ns
  • Low active power
    • 180 mW (max.)
  • Low-power alpha immune 6T cell
  • Available in Pb-free and non Pb-free Plastic SOJ and TSOP I packages
     

Functional Description

The CY7C1399BN is a high-performance 3.3V CMOS Static RAM organized as 32,768 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE) and active LOW Output Enable (OE) and tristate drivers. The device has an automatic power-down feature, reducing the power consumption by more than 95% when deselected.

An active LOW Write Enable signal (WE) controls the writing/reading operation of the memory. When CE and WE inputs are both LOW, data on the eight data input/output pins (I/O0 through I/O7) is written into the memory location addressed by the address present on the address pins (A0 through A14).

]]>
Mon, 30 Jul 2012 06:23:10 -0600
CY7C199N: 32 K × 8 Static RAM http://www.cypress.com/?rID=13191 32K x 8 Static RAM

Features

  • High speed
    • 15 ns
  • Fast tDOE
  • CMOS for optimum speed/power
  • Low active power
    • 550 mW (max, 15 ns “L” version)
  • Low standby power
  • 0.275 mW (max, “L” version)
  • 2V data retention (“L” version only)
  • Easy memory expansion with CE and OE features
  • TTL-compatible inputs and outputs
  • Automatic power-down when deselected
     

Functional Description

The CY7C199N is a high-performance CMOS static RAM organized as 32,768 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE) and active LOW Output Enable (OE) and three-state drivers.

]]>
Mon, 30 Jul 2012 06:22:20 -0600
CY7C1046D: 4-Mbit (1 M × 4) Static RAM http://www.cypress.com/?rID=13160 4-Mbit (1M x 4) Static RAM

Features

  • Pin- and function-compatible with CY7C1046B
  • High speed
    • tAA = 10 ns
  • CMOS for optimum speed/power
  • Low active power
    • ICC = 90 mA @ 10 ns
  • Low CMOS Standby Power
    • ISB2 = 10 mA
  • Data Retention at 2.0 V
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features
  • Available in lead-free 400-mil-wide 32-pin SOJ package

Functional Description

The CY7C1046D is a high-performance CMOS static RAM organized as 1M words by 4 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the four I/O pins (I/O0 through I/O3) is then written into the location specified on the address pins (A0 through A19).

]]>
Mon, 30 Jul 2012 06:21:30 -0600
CY7C1012DV33: 12-Mbit (512 K × 24) Static RAM http://www.cypress.com/?rID=13159 12-Mbit (512K X 24) Static RAM

Features

  • High speed
    • tAA = 8 ns
  • Low active power
    • ICC = 225 mA at 8 ns
  • Low CMOS standby power
    • ISB2 = 25 mA
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Available in Pb-free standard 119-Ball PBGA

Functional Description

The CY7C1012DV33 is a high performance CMOS static RAM organized as 512K words by 24 bits. Each data byte is separately controlled by the individual chip selects (CE1, CE2, and CE3). CE1 controls the data on the IO0 - IO7, while CE2 controls the data on IO8 - IO15, and CE3 controls the data on the data pins IO16 - IO23. This device has an automatic power down feature that significantly reduces power consumption when deselected.     

]]>
Mon, 30 Jul 2012 06:20:30 -0600
CY7C199CN: 256 K (32 K × 8) Static RAM http://www.cypress.com/?rID=13186 256K (32K x 8) Static RAM

Features

  • Fast access time: 15 ns and 20 ns
  • Wide voltage range: 5.0V ± 10% (4.5V to 5.5V)
  • complementary metal oxide semiconductor (CMOS) for optimum speed and power
  • Transistor transistor logic (TTL) compatible inputs and outputs
  • 2.0 V data retention
  • Low CMOS standby power
  • Automated power down when deselected
  • Available in Pb-free 28-pin Thin Small Outline Package (TSOP)I, 28-pin Molded Small Outline J-Lead (SOJ) and 28-pin DIP packages


General Description

The CY7C199CN is a high performance CMOS Asynchronous SRAM organized as 32K by 8 bits that supports an asynchronous memory interface. The device features an automatic power down feature that reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 06:18:55 -0600
CY7C1019D: 1-Mbit (128 K × 8) Static RAM http://www.cypress.com/?rID=13156 1-Mbit (128 K × 8) Static RAM

Features

  • Pin- and function-compatible with CY7C1019B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 80 mA @ 10 ns
  • Low CMOS standby power
    • ISB2 = 3 mA
  • 2.0 V Data retention
  • Automatic power-down when deselected
  • For more, see pdf

Functional Description

The CY7C1019D is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 06:18:07 -0600
CY7C1018DV33: 1-Mbit (128 K × 8) Static RAM http://www.cypress.com/?rID=13155 1-Mbit (128 K × 8) Static RAM

Features

  • Pin- and function-compatible with CY7C1018CV33
  • High speed
    • tAA = 10 ns
  • Low Active Power
    • ICC = 60 mA @ 10 ns
  • Low CMOS Standby Power
    • ISB2 = 3 mA
  • 2.0V Data retention
  • Automatic power-down when deselected
  • CMOS for optimum speed/power
  • Center power/ground pinout
  • Easy memory expansion with CE and OE options
  • Available in Pb-free 32-pin 300-Mil wide Molded SOJ

Functional Description

The CY7C1018DV33 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 06:16:20 -0600
CY7C1021DV33: 1-Mbit (64 K x 16) Static RAM http://www.cypress.com/?rID=13154 1-Mbit (64K x 16) Static RAM

Features

  • Temperature Ranges
    • Industrial: –40°C to 85°C
    • Automotive-A: –40°C to 85°C
  • Pin-and function-compatible with CY7C1021CV33
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 60 mA @ 10 ns
  • For more, see pdf

Functional Description

The CY7C1021DV33 is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 06:15:31 -0600
CY7C106D, CY7C1006D: 1-Mbit (256K x 4) Static RAM http://www.cypress.com/?rID=13153 1-Mbit (256K x 4) Static RAM

Features

  • Pin- and function-compatible with CY7C106B/CY7C1006B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 80 mA @ 10 ns
  • Low CMOS standby power
    • ISB2 = 3.0 mA
  • 2.0V Data Retention
  • Automatic power-down when deselected
  • For more, see pdf

Functional Description

The CY7C106D and CY7C1006D are high-performance CMOS static RAMs organized as 262,144 words by 4 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. These devices have an automatic power-down feature that reduces power consumption by more than 65% when the devices are deselected.

]]>
Mon, 30 Jul 2012 06:14:38 -0600
CY7C1049BN: 512 K × 8 Static RAM http://www.cypress.com/?rID=62947 512 K × 8 Static RAM

Features

  • High speed
  • Low active power
  • Low CMOS standby power
  • 2.0 V data retention (400 µW at 2.0 V retention)
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features


Functional Description

The CY7C1049BN is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A18).

]]>
Mon, 30 Jul 2012 06:13:54 -0600
CY7C185: 64-Kbit (8 K × 8) Static RAM http://www.cypress.com/?rID=13121 64-Kbit (8K x 8) Static RAM

Features

  • High speed
    • 15 ns
  • Fast tDOE
  • Low active power
    • 715 mW
  • Low standby power
    • 85 mW
  • CMOS for optimum speed/power
  • Easy memory expansion with CE1, CE2 and OE features
  • TTL-compatible inputs and outputs
  • Automatic power down when deselected
  • Available in non Pb-free 28-pin (300-Mil) Molded SOJ, 28-pin (300-Mil) Molded SOIC and Pb-free 28-pin (300-Mil) Molded DIP

Functional Description

The CY7C185 is a high-performance CMOS static RAM organized as 8192 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable (CE1), an active HIGH chip enable (CE2), and active LOW output enable (OE) and tri-state drivers. This device has an automatic power down feature (CE1 or CE2), reducing the power consumption by 70% when deselected. The CY7C185 is in a standard 300-mil-wide DIP, SOJ, or SOIC package.      More...

]]>
Mon, 30 Jul 2012 06:11:44 -0600
CY7C1024DV33: 3-Mbit (128 K × 24) Static RAM http://www.cypress.com/?rID=13196 3-Mbit (128K X 24) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 175 mA at f = 100MHz
  • Low CMOS standby power
    • ISB2 = 25 mA
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • Fore more, see pdf
     

Functional Description

The CY7C1024DV33 is a high performance CMOS static RAM organized as 128K words by 24 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.      More...

]]>
Mon, 30 Jul 2012 06:10:55 -0600
CY7C1021BN, CY7C10211BN: 1-Mbit (64 K × 16) Static RAM http://www.cypress.com/?rID=13195 1 Mbit (64K x 16) Static RAM

Features

  • Temperature ranges
    • Commercial: 0 °C to 70 °C
    • Industrial: –40 °C to 85 °C
    • Automotive-A: –40 °C to 85 °C
    • Automotive-E: –40 °C to 125 °C
  • High speed
    • tAA = 10 ns (Commercial)
    • tAA = 15 ns (Automotive)
  • Complementary metal oxide semiconductor (CMOS) for optimum speed/power
  • For more, see pdf
     

Functional Description

The CY7C1021BN/CY7C10211BN[1] is a high performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 05:37:59 -0600
CY7C199D: 256 K (32 K × 8) Static RAM http://www.cypress.com/?rID=13148 256K (32K x 8) Static RAM

Features

  • Temperature ranges
    • Industrial: –40°C to 85°C
    • Automotive-E: –40°C to 125°C
  • Pin and function compatible with CY7C199C
  • High speed
    • tAA = 10 ns (Industrial)
  • Low active power
    • ICC = 80 mA at 10 ns
  • Low CMOS standby power
  • For more, see pdf

Functional Description

The CY7C199D is a high performance CMOS static RAM organized as 32,768 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE) and tri-state drivers. This device has an automatic power down feature, reducing the power consumption when deselected.

]]>
Mon, 30 Jul 2012 05:28:51 -0600
CY7C1079DV33: 32-Mbit (4 M × 8) Static RAM http://www.cypress.com/?rID=51206 32-Mbit (4 M × 8) Static RAM

Features

  • High Speed
    • tAA = 12 ns
  • Low Active Power
    • ICC = 250 mA at 12 ns
  • Low CMOS Standby Power
    • ISB2 = 50 mA
  • Operating Voltages of 3.3 ± 0.3 V
  • 2.0 V Data Retention
  • Automatic Power Down when Deselected
  • TTL Compatible Inputs and Outputs
  • Available in Pb-free 48-ball FBGA Package
     

Functional Description

The CY7C1079DV33 is a high performance CMOS Static RAM organized as 4,194,304 words by 8 bits.

To write to the device, take Chip Enable (CE [1]) and Write Enable (WE) input LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A21). 

]]>
Mon, 30 Jul 2012 05:27:28 -0600
CY7C109D, CY7C1009D: 1-Mbit (128 K × 8) Static RAM http://www.cypress.com/?rID=13146 1-Mbit (128K x 8) Static RAM

Features

  • Pin- and function-compatible with CY7C109B/CY7C1009B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 80 mA @ 10 ns
  • Low CMOS standby power
    • ISB2 = 3 mA
  • 2.0V Data Retention
  • Automatic power-down when deselected
  • For more, see pdf

Functional Description

The CY7C109D/CY7C1009D is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE1), an active HIGH Chip Enable (CE2), an active LOW Output Enable (OE), and tri-state drivers.     

]]>
Mon, 30 Jul 2012 05:27:02 -0600
CY7C1062DV33: 16-Mbit (512 K × 32) Static RAM http://www.cypress.com/?rID=13145 16 Mbit (512K X 32) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 175 mA at 10 ns
  • Low CMOS standby power
    • ISB2 = 25 mA
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Easy memory expansion with CE1, CE2, and CE3 features
  • Available in Pb-free 119-ball PBGA package

Functional Description

The CY7C1062DV33 is a high performance CMOS Static RAM organized as 524,288 words by 32 bits.      More...

]]>
Mon, 30 Jul 2012 05:26:10 -0600
CY7C188: 32K x 9 Static RAM http://www.cypress.com/?rID=39033 32K x 9 Static RAM

Features

  • High speed
    • 20 ns
  • Automatic power-down when deselected
  • Low active power
    • 935 mW
  • Low standby power
    • 83 mW
  • CMOS for optimum speed/power
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE1, CE2, and OE features
  • Available in non Pb-free 32-Lead (300-Mil) Molded SOJ
     

Functional Description

 
The CY7C188 is a high-performance CMOS static RAM organized as 32,768 words by 9 bits. Easy memory expansion isprovided by an active-LOW chip enable (CE1), an active-HIGH chip enable (CE2), an active-LOW output enable (OE), and tri-state drivers. The device has an automatic power-down feature that reduces power consumption by more than 75%  when deselected.
]]>
Mon, 30 Jul 2012 05:25:12 -0600
CY7C1069DV33: 16-Mbit (2 M × 8) Static RAM http://www.cypress.com/?rID=13144 16-Mbit (2M x 8) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 175 mA at 10 ns
  • Low CMOS standby power
    • ISB2 = 25 mA
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Easy memory expansion with CE1 and CE2 features
  • Available in Pb-free 54-Pin TSOP II and 48-Ball VFBGA packages

Functional Description

The CY7C1069DV33 is a high performance CMOS Static RAM organized as 2,097,152 words by 8 bits.

To write to the device, take Chip Enables (CE1 LOW and CE2 HIGH) and Write Enable (WE) input LOW. Data on the eight IO pins (IO0 through IO7) is then written into the location specified on the address pins (A0 through A20). 

]]>
Mon, 30 Jul 2012 05:25:05 -0600
CY7C1061DV33: 16-Mbit (1 M × 16) Static RAM http://www.cypress.com/?rID=13143 16-Mbit (1 M × 16) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 175 mA at 100 MHz
  • Low CMOS standby power
    • ISB2 = 25 mA
  • Operating voltages of 3.3 ± 0.3 V
  • 2.0 V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Easy memory expansion with CE1 and CE2 features
  • Available in Pb-free 54-pin TSOP II and 48-ball VFBGA packages
  • Offered in single CE and dual CE options

Functional Description

The CY7C1061DV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits.

To write to the device, take Chip Enables (CE1 LOW and CE2 HIGH) and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A19). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A19).

]]>
Mon, 30 Jul 2012 05:24:14 -0600
CY7C107D, CY7C1007D: 1-Mbit (1M x 1) Static RAM http://www.cypress.com/?rID=13176 1-Mbit (1M x 1) Static RAM

Features

  • Pin- and function-compatible with CY7C107B/CY7C1007B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 80 mA @ 10 ns
  • Low complementary metal oxide semiconductor (CMOS) standby power
    • ISB2 = 3 mA
  • 2.0 V data retention
  • Automatic power-down when deselected
  • CMOS for optimum speed/power
  • Transistor transistor logic (TTL) compatible inputs and outputs
  • CY7C107D available in Pb-free 28-pin 400-Mil wide Molded SOJ package. CY7C1007D available in Pb-free 28-pin 300-Mil wide Molded SOJ package
     

Functional Description

The CY7C107D and CY7C1007D are high-performance CMOS static RAMs organized as 1,048,576 words by 1 bit. Easy memory expansion is provided by an active LOW Chip Enable (CE) and tri-state drivers. These devices have an automatic power-down feature that reduces power consumption by more than 65% when deselected.

]]>
Mon, 30 Jul 2012 05:22:13 -0600
CY7C1041BN: 256K x 16 Static RAM http://www.cypress.com/?rID=35166 256K x 16 Static RAM

Features

  • Temperature Ranges
    • Commercial: 0°C to 70°C
    • Industrial: –40°C to 85°C
    • Automotive-A: –40°C to 85°C
  • High speed
    • tAA = 15 ns
  • Low active power
    • 1540 mW (max.)
  • Low CMOS standby power (L version)
  • For more, see pdf
     

Functional Description

The CY7C1041BN is a high-performance CMOS static RAM organized as 262,144 words by 16 bits.

Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A17).

]]>
Mon, 30 Jul 2012 05:12:33 -0600
CY7C168A: 4Kx4 RAM http://www.cypress.com/?rID=39031 4Kx4 RAM

Features

  • Automatic power-down when deselected
  • Complementary metal oxide semiconductor (CMOS) for optimum speed/power
  • High speed
    • tAA = 20 ns
  • Low active power
    • 495 mW
  • Low standby power
    • 110 mW
  • TTL-compatible inputs and outputs
  • VIH of 2.2V
  • Capable of withstanding greater than 2001V electrostatic discharge
     

Functional Description

The CY7C168A is a high-performance CMOS static RAM organized as 4096 by 4-bits. Easy memory expansion is provided by an active LOW chip enable (CE) and three-state drivers. The CY7C168A has an automatic power-down feature, reducing the power consumption by 77% when deselected.

]]>
Mon, 30 Jul 2012 05:01:54 -0600
CY7C1012AV33: 512K x 24 Static RAM http://www.cypress.com/?rID=39035 512K x 24 Static RAM

Features

  • High speed
    • tAA = 8 ns
  • Low active power
    • 1080 mW (max.)
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power-down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE0, CE1 and CE2 features
  • Available in non Pb-free 119 ball PBGA.
     

Functional Description

The CY7C1012AV33 is a high-performance CMOS static RAM organized as 512K words by 24 bits. Each data byte is separately controlled by the individual chip selects (CE0, CE1, CE2). CE0 controls the data on the I/O0–I/O7, while CE1 controls the data on I/O8–I/O15, and CE2 controls the data on the data pins I/O16–I/O23. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 05:00:37 -0600
CY7C1021CV26: 1-Mbit (64K x 16) Static RAM http://www.cypress.com/?rID=39036 1-Mbit (64K x 16) Static RAM

Features

  • Temperature Range
    • Automotive: –40°C to 125°C
  • High speed
    • tAA = 15 ns
  • Optimized voltage range: 2.5V – 2.7V
  • Low active power: 220 mW (Max.)
  • Automatic power-down when deselected
  • Independent control of upper and lower bits
  • CMOS for optimum speed/power
  • Available in Pb-free and non Pb-free 44-pin TSOP II , 44-pin (400-Mil) Molded SOJ and Pb-free 48-ball FPBGA packages
     

Functional Description

The CY7C1021CV26 is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O1 through I/O8), is written into the location specified on the address pins (A0 through A15). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O9 through I/O16) is written into the location specified on the address pins (A0 through A15).

]]>
Mon, 30 Jul 2012 05:00:05 -0600
CY7C1020CV26: 512Kb (32K x 16) Static RAM http://www.cypress.com/?rID=35165 512Kb (32K x 16) Static RAM

Features

  • Temperature range
    • Automotive: –40°C to 125°C
  • High speed
    • tAA = 15 ns
  • Optimized voltage range: 2.5V to 2.7V
  • Automatic power down when deselected
  • Independent control of upper and lower bits
  • CMOS for optimum speed and power
  • Package offered: 44-pin TSOP II
     

Functional Description

The CY7C1020CV26 is a high performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.  Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O1 through I/O8), is written into the location specified on the address pins (A0 through A14). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O9 through I/O16) is written into the location specified on the address pins (A0 through A14).

]]>
Mon, 30 Jul 2012 04:58:17 -0600
CY7C1071DV33: 32-Mbit (2 M × 16) Static RAM http://www.cypress.com/?rID=43326 32-Mbit (2 M × 16) Static RAM

Features

  • High speed
    • tAA = 12 ns
  • Low active power
    • ICC = 250 mA at 83.3 MHz
  • Low Complementary Metal Oxide Semiconductor (CMOS) standby power
    • ISB2 = 50 mA
  • Operating voltages of 3.3 ± 0.3 V
  • 2.0 V data retention
  • Automatic power down when deselected
  • TTL compatible inputs and outputs
  • Available in Pb-free 48-ball FBGA package

Functional Description

The CY7C1071DV33 is a high performance CMOS Static RAM organized as 2,097,152 words by 16 bits. The input and output pins (I/O0 through I/O15) are placed in a high impedance state when:

  • Deselected (CE HIGH)
  • Outputs are disabled (OE HIGH)
  • Both byte high enable and byte low enable are disabled (BHE, BLE HIGH)
  • The write operation is active (CE LOW and WE LOW)
]]>
Mon, 30 Jul 2012 04:38:42 -0600
CY7C1061DV18: 16-Mbit (1M X 16) Static RAM http://www.cypress.com/?rID=43034 16-Mbit (1M X 16) Static RAM

Features

  • High Speed
    • tAA = 15 ns
  • Low Active Power
    • ICC = 150 mA at 67 MHz
  • Low CMOS Standby Power
    • ISB2 = 25 mA
  • Operating Voltages of 1.7V to 2.2V
  • 1.5V Data Retention
  • Automatic Power Down when deselected
  • TTL-compatible Inputs and Outputs
  • Easy Memory Expansion with CE1 and CE2 Features
  • Available in Pb-free 54-Pin Thin Small Outline Package (TSOP) II Package

Functional Description

The CY7C1061DV18 is a high performance CMOS Static RAM (SRAM) organized as 1,048,576 words by 16 bits.

To write to the device, enable the chip (CE1 LOW and CE2 HIGH) while forcing the Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A19).

]]>
Mon, 30 Jul 2012 04:24:54 -0600
CY7C199CN - Automotive : 256 K (32 K × 8) Static RAM http://www.cypress.com/?rID=51549 256 K (32 K × 8) Static RAM

Features

  • Fast access time: 12 ns
  • Wide voltage range: 5.0 V ± 10% (4.5 V to 5.5 V)
  • Complementary metal oxide semiconductor (CMOS) for optimum speed and power
  • Transistor-transistor logic (TTL) compatible inputs and outputs
  • Low CMOS standby power
  • Automated power down when deselected
  • Available in 28-pin Molded SOJ package

General Description

The CY7C199CN Automotive is a high performance CMOS Asynchronous SRAM organized as 32 K by 8 bits that supports an asynchronous memory interface. The device features an automatic power down feature that reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 03:31:46 -0600
CY7C1021CV33: 1-Mbit (64 K × 16) Static RAM http://www.cypress.com/?rID=13203 1-Mbit (64K x 16) Static RAM

Features

  • Temperature ranges
    • Automotive-A: –40°C to 85°C
    • Automotive-E: –40°C to 125°C
  • Pin and function compatible with CY7C1021BV33
  • High speed
    • tAA = 10 ns (Automotive-A)
    • tAA = 12 ns (Automotive-E)
  • For more, see pdf
     

Functional Description

The CY7C1021CV33 is a high performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 03:24:39 -0600
CY7C1041CV33: 4-Mbit (256 K × 16) Static RAM http://www.cypress.com/?rID=13201 4-Mbit (256K x 16) Static RAM

Features

  • Temperature ranges
    • Industrial: –40°C to 85°C
  • Pin and function compatible with CY7C1041BV33
  • High speed
    • tAA = 8 ns
  • For more, see pdf
     

Functional Description

The CY7C1041CV33 is a high performance CMOS static RAM organized as 262,144 words by 16 bits.

To write to the device, take Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from IO pins (IO0 through IO7), is written into the location specified on the address pins (A0 through A17).

]]>
Mon, 30 Jul 2012 03:23:34 -0600
CY7C1034DV33: 6-Mbit (256K X 24) Static RAM http://www.cypress.com/?rID=13197 6-Mbit (256K X 24) Static RAM

Features

  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 175 mA at f = 100 MHz
  • Low CMOS standby power
    • ISB2 = 25 mA
  • Operating voltages of 3.3 ± 0.3V
  • 2.0V data retention
  • Automatic power down when deselected
  • For more, see pdf
     

Functional Description

The CY7C1034DV33 is a high performance CMOS static RAM organized as 256K words by 24 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.      More...

]]>
Mon, 30 Jul 2012 02:24:51 -0600
CY7C1020D: 512K (32K x 16) Static RAM http://www.cypress.com/?rID=13917 512K (32K x 16) Static RAM

Features

  • Pin- and function-compatible with CY7C1020B
  • High speed
    • tAA = 10 ns
  • Low active power
    • ICC = 80 mA @ 10ns
  • Low complementary metal oxide semiconductor (CMOS) standby power
    • ISB2 = 3 mA
  • 2.0 V data retention
  • Automatic power-down when deselected
  • CMOS for optimum speed/power
  • Independent control of upper and lower bits
  • Available in Pb-free 44-pin 400-Mil wide Molded SOJ and 44-pin thin small outline package (TSOP) II packages

Functional Description

The CY7C1020D is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

]]>
Mon, 30 Jul 2012 02:20:44 -0600
CY7C1021D: 1-Mbit (64 K × 16) Static RAM http://www.cypress.com/?rID=13147 1-Mbit (64K x 16) Static RAM

Features

  • Temperature Ranges:
    • Industrial: –40°C to 85°C
    • Automotive-A: –40°C to 85°C
  • Pin and Function Compatible with CY7C1021B
  • High Speed
    • tAA = 10 ns
  • Low Active Power
    • ICC = 80 mA at 10 ns
  • For more, see pdf
     

Functional Description

The CY7C1021D is a high performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected. The input and output pins (IO0 through IO15) are placed in a high impedance state when the device is deselected (CE HIGH), outputs are disabled (OE HIGH), BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW and WE LOW).

]]>
Mon, 30 Jul 2012 00:10:04 -0600
CY7C1049CV33 Automotive: 4-Mbit (512 K × 8) Static RAM http://www.cypress.com/?rID=49447 4-Mbit (512 K × 8) Static RAM

Features

  • Temperature ranges
    • Automotive -A: –40 °C to 85 °C
    • Automotive-E: –40 °C to 125 °C
  • High speed
    • tAA = 10 ns
  • Low active power
    • 360 mW (max)
  • 2.0 V data retention
  • Automatic power down when deselected
  • TTL-compatible inputs and outputs
  • Easy memory expansion with CE and OE features

Functional Description

The CY7C1049CV33 Automotive is a high performance CMOS Static RAM organized as 524,288 words by eight bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A18).

]]>
Sun, 29 Jul 2012 23:55:23 -0600
Wafer and Die Information Sheet: Memory and Wireless / RF Products http://www.cypress.com/?rID=13819 Memory and Wireless / RF Products

Features

  • Async SRAMs, Dual ports, FIFOs, Micropower SRAMs, PROMs, Sync SRAMs wafer and die, WirelessUSB LP wafer
  • Wafer
    • Standard wafer 25 to 30 mil thick
    • Background wafer to 14 mil thick
    • Background wafer to 11 mil thick
  • Die
    • Die in wafer form 25 to 30 mil thick
    • Background die to 14 mil thick
    • Background die to 11 mil thick
    • Known good die (KGD) levels 1, 2, 3, and 4
  • Temperature ranges
    • Commercial, Industrial, and Automotive
  • Waffle pack packages

Wafer and Die Classification

Cypress’s package products are sold in both wafer and die form. Cypress classifies them as follows:

Wafer

Wafers are probed at room temperature and high temperature to guarantee full functionality. Other parameters are guaranteed based on the level of product that is supplied to the customer. Details of product levels are described later in this document.

Known Good Die (KGD)

KGD is available in both die in wafer form and background die. Product in wafer form is not background and is anywhere from 25 to 30 mil thick. Background die are 14 or 11 mil thick, sawed, and shipped in waffle packs. The product in either form is tested at four different levels.

Level 1

Wafers are probed to guarantee full functionality and all static DC parameters. Other parameters are not guaranteed and warranted, including device reliability.

Level 2

Wafers are probed to guarantee full functionality to all static DC and partial AC parameters. Other parameters are not guaranteed and warranted, including device reliability.

Level 3

Wafers are probed to guarantee full functionality and all static DC and AC parameters. All parameters are guaranteed and warranted, including device reliability.

Wafers and die in wafer form are shipped in jars with die maps. Background die are shipped as die in waffle packs.

Level 4

Wafers are probed to guarantee all static DC parameters. RF testing guidelines and statistical data of packaged parts are provided.

Background die are shipped as die in waffle packs.

]]>
Fri, 27 Jul 2012 04:07:21 -0600