Cypress Perform

Home > Documentation > Errata

Silicon Errata for the CY4672 Reference Design Kit

Last Updated: 02/06/2011
Version: **



This document describes the errata for the CY4672 reference design kit (RDK). Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability. Compare this document to the device’s datasheet for a complete functional description. While evaluating this kit, if you discover issues additional to those that are not listed in this document, use the contact information provided on this kit’s cover letter to contact Cypress.


这些文档仅供参考。赛普拉斯、赛普拉斯管理层、雇员及分销商对翻译错误不承担任何责任。当您在设计开发过程中使用这些文档时,我们强烈建议您参照英文版本。

これらの文献はあくまでもご参考のためのみに日本語翻訳されています。誤訳によるトラブルが発生した場合、Cypress Semiconductor Corp. 全ての子会社、関連会社、役員、従業員、販売代理店は一切の責任を負いかねます。 最新の英語版オリジナル文献を必ずご参照いただくことをお勧め致します。




Related Files

    File Title Language File Size Last Updated
      Errata_CY4672.pdf English 92 KB 09/08/2010
    Need help? Ask a question and find answers in the Cypress Developer Community Forums.

    Low/intermittent bandwidth users tip: Firefox and Chrome browsers will allow downloads to be resumed if your connection is lost during download.


Spec No: 001-63873; Sunset Owner: NXZ; Secondary Owner: DBF; Sunset Date: 08/10/11

Rate Errata

Related Pages