Cypress Perform

Home > Documentation > Datasheets

CY7C15632KV18: 72-Mbit QDR® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)

Last Updated: 01/16/2013
Version: *G


72-Mbit QDR® II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)

Features

  • Separate Independent Read and Write Data Ports
    • Supports concurrent transactions
  • 550 MHz Clock for High Bandwidth
  • Four-word Burst for Reducing Address Bus Frequency
  • Double Data Rate (DDR) Interfaces oboth Read and Write Ports (data transferred at 1000 MHz) at 500 MHz
  • Available in 2.5 Clock Cycle Latency
  • Two Input Clocks (K and K) for precise DDR Timing
    • SRAM uses rising edges only
  • Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
  • For more, see pdf

Functional Description

The CY7C15632KV18 is a 1.8V Synchronous Pipelined SRAM, equipped with QDR II architecture. Similar to QDR II architecture, QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.


这些文档仅供参考。赛普拉斯、赛普拉斯管理层、雇员及分销商对翻译错误不承担任何责任。当您在设计开发过程中使用这些文档时,我们强烈建议您参照英文版本。

これらの文献はあくまでもご参考のためのみに日本語翻訳されています。誤訳によるトラブルが発生した場合、Cypress Semiconductor Corp. 全ての子会社、関連会社、役員、従業員、販売代理店は一切の責任を負いかねます。 最新の英語版オリジナル文献を必ずご参照いただくことをお勧め致します。




Related Files

    File Title Language File Size Last Updated
      CY7C15632KV18.pdf English 803 KB 01/16/2013
    Need help? Ask a question and find answers in the Cypress Developer Community Forums.

    Low/intermittent bandwidth users tip: Firefox and Chrome browsers will allow downloads to be resumed if your connection is lost during download.


Spec No: 001-54932; Sunset Owner: SHTC; Secondary Owner: UUB; Sunset Date: 06/14/11

Rate Datasheet

Related Pages

Related Parts