Cypress Perform

Home > Documentation > Application Notes

AN49150 - Schematic and Layout Review Checklist for HX2LP

Last Updated: 12/27/2011
Version: *A

AN49150 discusses the schematic and layout review checklist for the EZ-USB HX2LP™ family

Introduction

The Cypress CY7C65620 and CY7C65630 USB 2.0 hubs are high performance, low cost solutions for USB. The CY7C656xx USB 2.0 hubs integrate 1.5 kO upstream pull-up resistors for host notification. All downstream 15 kO pull-down resistors and series termination resistors are also integrated by the hubs on all upstream and downstream D+ and D- pins. This results in system cost optimization by providing built in support for the USB 2.0 specification.


这些文档仅供参考。赛普拉斯、赛普拉斯管理层、雇员及分销商对翻译错误不承担任何责任。当您在设计开发过程中使用这些文档时,我们强烈建议您参照英文版本。

これらの文献はあくまでもご参考のためのみに日本語翻訳されています。誤訳によるトラブルが発生した場合、Cypress Semiconductor Corp. 全ての子会社、関連会社、役員、従業員、販売代理店は一切の責任を負いかねます。 最新の英語版オリジナル文献を必ずご参照いただくことをお勧め致します。




Related Files

    File Title Language File Size Last Updated
      AN49150.pdf English 193 KB 12/27/2011
    Need help? Ask a question and find answers in the Cypress Developer Community Forums.

    Low/intermittent bandwidth users tip: Firefox and Chrome browsers will allow downloads to be resumed if your connection is lost during download.


Spec No: 001-49150; Sunset Owner: DBIR; Secondary Owner: HBM; Sunset Date: 09/17/11

Rate Application ..

Related Pages