Cypress Perform

Home > Documentation > Application Notes

AN34359 - PCB Layout Guidelines for West Bridge™ Generation A Peripheral Controllers in Wafer Level Chip Scale Package

Last Updated: 08/14/2012
Version: *C


The West Bridge™ peripheral controllers support high speed USB as well as mass storage access and are available in a Wafer level chip scale package (WLCSP) with 81 balls. The size of this package is less than 4x4 mm with a 0.4 mm pitch. This application note discusses the PCB layout guidelines for West Bridge controllers in the WLCSP.


这些文档仅供参考。赛普拉斯、赛普拉斯管理层、雇员及分销商对翻译错误不承担任何责任。当您在设计开发过程中使用这些文档时,我们强烈建议您参照英文版本。

これらの文献はあくまでもご参考のためのみに日本語翻訳されています。誤訳によるトラブルが発生した場合、Cypress Semiconductor Corp. 全ての子会社、関連会社、役員、従業員、販売代理店は一切の責任を負いかねます。 最新の英語版オリジナル文献を必ずご参照いただくことをお勧め致します。




Related Files

    File Title Language File Size Last Updated
      AN34359.pdf English 202 KB 11/02/2011
    Need help? Ask a question and find answers in the Cypress Developer Community Forums.

    Low/intermittent bandwidth users tip: Firefox and Chrome browsers will allow downloads to be resumed if your connection is lost during download.


Related Documentation


Spec No: 001-34359; Sunset Owner: PRVE; Secondary Owner: HBM; Sunset Date: 08/22/11

Rate Application ..

Related Documentation

Related Pages